123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831 |
- /**
- ******************************************************************************
- * @file stm32h7xx_ll_bus.h
- * @author MCD Application Team
- * @version $VERSION$
- * @date $DATE$
- * @brief Header file of BUS LL module.
- @verbatim
- ##### RCC Limitations #####
- ==============================================================================
- [..]
- A delay between an RCC peripheral clock enable and the effective peripheral
- enabling should be taken into account in order to manage the peripheral read/write
- from/to registers.
- (+) This delay depends on the peripheral mapping.
- (++) AHB & APB peripherals, 1 dummy read is necessary
- [..]
- Workarounds:
- (#) For AHB & APB peripherals, a dummy read to the peripheral register has been
- inserted in each LL_{BUS}_GRP{x}_EnableClock() function.
- @endverbatim
- ******************************************************************************
- * @attention
- *
- * Copyright (c) 2017 STMicroelectronics.
- * All rights reserved.
- *
- * This software is licensed under terms that can be found in the LICENSE file in
- * the root directory of this software component.
- * If no LICENSE file comes with this software, it is provided AS-IS.
- ******************************************************************************
- */
- /* Define to prevent recursive inclusion -------------------------------------*/
- #ifndef STM32H7xx_LL_BUS_H
- #define STM32H7xx_LL_BUS_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- /* Includes ------------------------------------------------------------------*/
- #include "stm32h7xx.h"
- /** @addtogroup STM32H7xx_LL_Driver
- * @{
- */
- #if defined(RCC)
- /** @defgroup BUS_LL BUS
- * @{
- */
- /* Private variables ---------------------------------------------------------*/
- /* Private constants ---------------------------------------------------------*/
- /* Private macros ------------------------------------------------------------*/
- /* Exported types ------------------------------------------------------------*/
- /* Exported constants --------------------------------------------------------*/
- /** @defgroup BUS_LL_Exported_Constants BUS Exported Constants
- * @{
- */
- /** @defgroup BUS_LL_EC_AHB3_GRP1_PERIPH AHB3 GRP1 PERIPH
- * @{
- */
- #define LL_AHB3_GRP1_PERIPH_MDMA RCC_AHB3ENR_MDMAEN
- #define LL_AHB3_GRP1_PERIPH_DMA2D RCC_AHB3ENR_DMA2DEN
- #if defined(JPEG)
- #define LL_AHB3_GRP1_PERIPH_JPGDEC RCC_AHB3ENR_JPGDECEN
- #endif /* JPEG */
- #define LL_AHB3_GRP1_PERIPH_FMC RCC_AHB3ENR_FMCEN
- #if defined(QUADSPI)
- #define LL_AHB3_GRP1_PERIPH_QSPI RCC_AHB3ENR_QSPIEN
- #endif /* QUADSPI */
- #if defined(OCTOSPI1) || defined(OCTOSPI2)
- #define LL_AHB3_GRP1_PERIPH_OSPI1 RCC_AHB3ENR_OSPI1EN
- #define LL_AHB3_GRP1_PERIPH_OSPI2 RCC_AHB3ENR_OSPI2EN
- #endif /*(OCTOSPI1) || (OCTOSPI2)*/
- #if defined(OCTOSPIM)
- #define LL_AHB3_GRP1_PERIPH_OCTOSPIM RCC_AHB3ENR_IOMNGREN
- #endif /* OCTOSPIM */
- #if defined(OTFDEC1) || defined(OTFDEC2)
- #define LL_AHB3_GRP1_PERIPH_OTFDEC1 RCC_AHB3ENR_OTFDEC1EN
- #define LL_AHB3_GRP1_PERIPH_OTFDEC2 RCC_AHB3ENR_OTFDEC2EN
- #endif /* (OTFDEC1) || (OTFDEC2) */
- #if defined(GFXMMU)
- #define LL_AHB3_GRP1_PERIPH_GFXMMU RCC_AHB3ENR_GFXMMUEN
- #endif /* GFXMMU */
- #define LL_AHB3_GRP1_PERIPH_SDMMC1 RCC_AHB3ENR_SDMMC1EN
- #define LL_AHB3_GRP1_PERIPH_FLASH RCC_AHB3LPENR_FLASHLPEN
- #define LL_AHB3_GRP1_PERIPH_DTCM1 RCC_AHB3LPENR_DTCM1LPEN
- #define LL_AHB3_GRP1_PERIPH_DTCM2 RCC_AHB3LPENR_DTCM2LPEN
- #define LL_AHB3_GRP1_PERIPH_ITCM RCC_AHB3LPENR_ITCMLPEN
- #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
- #define LL_AHB3_GRP1_PERIPH_AXISRAM RCC_AHB3LPENR_AXISRAMLPEN
- #else
- #define LL_AHB3_GRP1_PERIPH_AXISRAM1 RCC_AHB3LPENR_AXISRAM1LPEN
- #define LL_AHB3_GRP1_PERIPH_AXISRAM LL_AHB3_GRP1_PERIPH_AXISRAM1 /* for backward compatibility*/
- #endif /* RCC_AHB3LPENR_AXISRAMLPEN */
- #if defined(CD_AXISRAM2_BASE)
- #define LL_AHB3_GRP1_PERIPH_AXISRAM2 RCC_AHB3LPENR_AXISRAM2LPEN
- #endif /* CD_AXISRAM2_BASE */
- #if defined(CD_AXISRAM3_BASE)
- #define LL_AHB3_GRP1_PERIPH_AXISRAM3 RCC_AHB3LPENR_AXISRAM3LPEN
- #endif /* CD_AXISRAM3_BASE */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_AHB1_GRP1_PERIPH AHB1 GRP1 PERIPH
- * @{
- */
- #define LL_AHB1_GRP1_PERIPH_DMA1 RCC_AHB1ENR_DMA1EN
- #define LL_AHB1_GRP1_PERIPH_DMA2 RCC_AHB1ENR_DMA2EN
- #define LL_AHB1_GRP1_PERIPH_ADC12 RCC_AHB1ENR_ADC12EN
- #if defined(DUAL_CORE)
- #define LL_AHB1_GRP1_PERIPH_ART RCC_AHB1ENR_ARTEN
- #endif /* DUAL_CORE */
- #if defined(RCC_AHB1ENR_CRCEN)
- #define LL_AHB1_GRP1_PERIPH_CRC RCC_AHB1ENR_CRCEN
- #endif /* RCC_AHB1ENR_CRCEN */
- #if defined(ETH)
- #define LL_AHB1_GRP1_PERIPH_ETH1MAC RCC_AHB1ENR_ETH1MACEN
- #define LL_AHB1_GRP1_PERIPH_ETH1TX RCC_AHB1ENR_ETH1TXEN
- #define LL_AHB1_GRP1_PERIPH_ETH1RX RCC_AHB1ENR_ETH1RXEN
- #endif /* ETH */
- #define LL_AHB1_GRP1_PERIPH_USB1OTGHS RCC_AHB1ENR_USB1OTGHSEN
- #define LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI RCC_AHB1ENR_USB1OTGHSULPIEN
- #if defined(USB2_OTG_FS)
- #define LL_AHB1_GRP1_PERIPH_USB2OTGHS RCC_AHB1ENR_USB2OTGHSEN
- #define LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI RCC_AHB1ENR_USB2OTGHSULPIEN
- #endif /* USB2_OTG_FS */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_AHB2_GRP1_PERIPH AHB2 GRP1 PERIPH
- * @{
- */
- #define LL_AHB2_GRP1_PERIPH_DCMI RCC_AHB2ENR_DCMIEN
- #if defined(HSEM) && defined(RCC_AHB2ENR_HSEMEN)
- #define LL_AHB2_GRP1_PERIPH_HSEM RCC_AHB2ENR_HSEMEN
- #endif /* HSEM && RCC_AHB2ENR_HSEMEN */
- #if defined(CRYP)
- #define LL_AHB2_GRP1_PERIPH_CRYP RCC_AHB2ENR_CRYPEN
- #endif /* CRYP */
- #if defined(HASH)
- #define LL_AHB2_GRP1_PERIPH_HASH RCC_AHB2ENR_HASHEN
- #endif /* HASH */
- #define LL_AHB2_GRP1_PERIPH_RNG RCC_AHB2ENR_RNGEN
- #define LL_AHB2_GRP1_PERIPH_SDMMC2 RCC_AHB2ENR_SDMMC2EN
- #if defined(FMAC)
- #define LL_AHB2_GRP1_PERIPH_FMAC RCC_AHB2ENR_FMACEN
- #endif /* FMAC */
- #if defined(CORDIC)
- #define LL_AHB2_GRP1_PERIPH_CORDIC RCC_AHB2ENR_CORDICEN
- #endif /* CORDIC */
- #if defined(BDMA1)
- #define LL_AHB2_GRP1_PERIPH_BDMA1 RCC_AHB2ENR_BDMA1EN
- #endif /* BDMA1 */
- #if defined(RCC_AHB2ENR_D2SRAM1EN)
- #define LL_AHB2_GRP1_PERIPH_D2SRAM1 RCC_AHB2ENR_D2SRAM1EN
- #else
- #define LL_AHB2_GRP1_PERIPH_AHBSRAM1 RCC_AHB2ENR_AHBSRAM1EN
- #define LL_AHB2_GRP1_PERIPH_D2SRAM1 LL_AHB2_GRP1_PERIPH_AHBSRAM1 /* for backward compatibility*/
- #endif /* RCC_AHB2ENR_D2SRAM1EN */
- #if defined(RCC_AHB2ENR_D2SRAM2EN)
- #define LL_AHB2_GRP1_PERIPH_D2SRAM2 RCC_AHB2ENR_D2SRAM2EN
- #else
- #define LL_AHB2_GRP1_PERIPH_AHBSRAM2 RCC_AHB2ENR_AHBSRAM2EN
- #define LL_AHB2_GRP1_PERIPH_D2SRAM2 LL_AHB2_GRP1_PERIPH_AHBSRAM2 /* for backward compatibility*/
- #endif /* RCC_AHB2ENR_D2SRAM2EN */
- #if defined(RCC_AHB2ENR_D2SRAM3EN)
- #define LL_AHB2_GRP1_PERIPH_D2SRAM3 RCC_AHB2ENR_D2SRAM3EN
- #endif /* RCC_AHB2ENR_D2SRAM3EN */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_AHB4_GRP1_PERIPH AHB4 GRP1 PERIPH
- * @{
- */
- #define LL_AHB4_GRP1_PERIPH_GPIOA RCC_AHB4ENR_GPIOAEN
- #define LL_AHB4_GRP1_PERIPH_GPIOB RCC_AHB4ENR_GPIOBEN
- #define LL_AHB4_GRP1_PERIPH_GPIOC RCC_AHB4ENR_GPIOCEN
- #define LL_AHB4_GRP1_PERIPH_GPIOD RCC_AHB4ENR_GPIODEN
- #define LL_AHB4_GRP1_PERIPH_GPIOE RCC_AHB4ENR_GPIOEEN
- #define LL_AHB4_GRP1_PERIPH_GPIOF RCC_AHB4ENR_GPIOFEN
- #define LL_AHB4_GRP1_PERIPH_GPIOG RCC_AHB4ENR_GPIOGEN
- #define LL_AHB4_GRP1_PERIPH_GPIOH RCC_AHB4ENR_GPIOHEN
- #if defined(GPIOI)
- #define LL_AHB4_GRP1_PERIPH_GPIOI RCC_AHB4ENR_GPIOIEN
- #endif /* GPIOI */
- #define LL_AHB4_GRP1_PERIPH_GPIOJ RCC_AHB4ENR_GPIOJEN
- #define LL_AHB4_GRP1_PERIPH_GPIOK RCC_AHB4ENR_GPIOKEN
- #if defined(RCC_AHB4ENR_CRCEN)
- #define LL_AHB4_GRP1_PERIPH_CRC RCC_AHB4ENR_CRCEN
- #endif /* RCC_AHB4ENR_CRCEN */
- #if defined(BDMA2)
- #define LL_AHB4_GRP1_PERIPH_BDMA2 RCC_AHB4ENR_BDMA2EN
- #define LL_AHB4_GRP1_PERIPH_BDMA LL_AHB4_GRP1_PERIPH_BDMA2 /* for backward compatibility*/
- #else
- #define LL_AHB4_GRP1_PERIPH_BDMA RCC_AHB4ENR_BDMAEN
- #endif /* BDMA2 */
- #if defined(ADC3)
- #define LL_AHB4_GRP1_PERIPH_ADC3 RCC_AHB4ENR_ADC3EN
- #endif /* ADC3 */
- #if defined(HSEM) && defined(RCC_AHB4ENR_HSEMEN)
- #define LL_AHB4_GRP1_PERIPH_HSEM RCC_AHB4ENR_HSEMEN
- #endif /* HSEM && RCC_AHB4ENR_HSEMEN*/
- #define LL_AHB4_GRP1_PERIPH_BKPRAM RCC_AHB4ENR_BKPRAMEN
- #if defined(RCC_AHB4LPENR_SRAM4LPEN)
- #define LL_AHB4_GRP1_PERIPH_SRAM4 RCC_AHB4LPENR_SRAM4LPEN
- #define LL_AHB4_GRP1_PERIPH_D3SRAM1 LL_AHB4_GRP1_PERIPH_SRAM4
- #else
- #define LL_AHB4_GRP1_PERIPH_SRDSRAM RCC_AHB4ENR_SRDSRAMEN
- #define LL_AHB4_GRP1_PERIPH_SRAM4 LL_AHB4_GRP1_PERIPH_SRDSRAM /* for backward compatibility*/
- #define LL_AHB4_GRP1_PERIPH_D3SRAM1 LL_AHB4_GRP1_PERIPH_SRDSRAM /* for backward compatibility*/
- #endif /* RCC_AHB4ENR_D3SRAM1EN */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB3_GRP1_PERIPH APB3 GRP1 PERIPH
- * @{
- */
- #if defined(LTDC)
- #define LL_APB3_GRP1_PERIPH_LTDC RCC_APB3ENR_LTDCEN
- #endif /* LTDC */
- #if defined(DSI)
- #define LL_APB3_GRP1_PERIPH_DSI RCC_APB3ENR_DSIEN
- #endif /* DSI */
- #define LL_APB3_GRP1_PERIPH_WWDG1 RCC_APB3ENR_WWDG1EN
- #if defined(RCC_APB3ENR_WWDGEN)
- #define LL_APB3_GRP1_PERIPH_WWDG LL_APB3_GRP1_PERIPH_WWDG1 /* for backward compatibility*/
- #endif
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB1_GRP1_PERIPH APB1 GRP1 PERIPH
- * @{
- */
- #define LL_APB1_GRP1_PERIPH_TIM2 RCC_APB1LENR_TIM2EN
- #define LL_APB1_GRP1_PERIPH_TIM3 RCC_APB1LENR_TIM3EN
- #define LL_APB1_GRP1_PERIPH_TIM4 RCC_APB1LENR_TIM4EN
- #define LL_APB1_GRP1_PERIPH_TIM5 RCC_APB1LENR_TIM5EN
- #define LL_APB1_GRP1_PERIPH_TIM6 RCC_APB1LENR_TIM6EN
- #define LL_APB1_GRP1_PERIPH_TIM7 RCC_APB1LENR_TIM7EN
- #define LL_APB1_GRP1_PERIPH_TIM12 RCC_APB1LENR_TIM12EN
- #define LL_APB1_GRP1_PERIPH_TIM13 RCC_APB1LENR_TIM13EN
- #define LL_APB1_GRP1_PERIPH_TIM14 RCC_APB1LENR_TIM14EN
- #define LL_APB1_GRP1_PERIPH_LPTIM1 RCC_APB1LENR_LPTIM1EN
- #if defined(DUAL_CORE)
- #define LL_APB1_GRP1_PERIPH_WWDG2 RCC_APB1LENR_WWDG2EN
- #endif /*DUAL_CORE*/
- #define LL_APB1_GRP1_PERIPH_SPI2 RCC_APB1LENR_SPI2EN
- #define LL_APB1_GRP1_PERIPH_SPI3 RCC_APB1LENR_SPI3EN
- #define LL_APB1_GRP1_PERIPH_SPDIFRX RCC_APB1LENR_SPDIFRXEN
- #define LL_APB1_GRP1_PERIPH_USART2 RCC_APB1LENR_USART2EN
- #define LL_APB1_GRP1_PERIPH_USART3 RCC_APB1LENR_USART3EN
- #define LL_APB1_GRP1_PERIPH_UART4 RCC_APB1LENR_UART4EN
- #define LL_APB1_GRP1_PERIPH_UART5 RCC_APB1LENR_UART5EN
- #define LL_APB1_GRP1_PERIPH_I2C1 RCC_APB1LENR_I2C1EN
- #define LL_APB1_GRP1_PERIPH_I2C2 RCC_APB1LENR_I2C2EN
- #define LL_APB1_GRP1_PERIPH_I2C3 RCC_APB1LENR_I2C3EN
- #if defined(I2C5)
- #define LL_APB1_GRP1_PERIPH_I2C5 RCC_APB1LENR_I2C5EN
- #endif /* I2C5 */
- #if defined(RCC_APB1LENR_CECEN)
- #define LL_APB1_GRP1_PERIPH_CEC RCC_APB1LENR_CECEN
- #else
- #define LL_APB1_GRP1_PERIPH_HDMICEC RCC_APB1LENR_HDMICECEN
- #define LL_APB1_GRP1_PERIPH_CEC LL_APB1_GRP1_PERIPH_HDMICEC /* for backward compatibility*/
- #endif /* RCC_APB1LENR_CECEN */
- #define LL_APB1_GRP1_PERIPH_DAC12 RCC_APB1LENR_DAC12EN
- #define LL_APB1_GRP1_PERIPH_UART7 RCC_APB1LENR_UART7EN
- #define LL_APB1_GRP1_PERIPH_UART8 RCC_APB1LENR_UART8EN
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB1_GRP2_PERIPH APB1 GRP2 PERIPH
- * @{
- */
- #define LL_APB1_GRP2_PERIPH_CRS RCC_APB1HENR_CRSEN
- #define LL_APB1_GRP2_PERIPH_SWPMI1 RCC_APB1HENR_SWPMIEN
- #define LL_APB1_GRP2_PERIPH_OPAMP RCC_APB1HENR_OPAMPEN
- #define LL_APB1_GRP2_PERIPH_MDIOS RCC_APB1HENR_MDIOSEN
- #define LL_APB1_GRP2_PERIPH_FDCAN RCC_APB1HENR_FDCANEN
- #if defined(TIM23)
- #define LL_APB1_GRP2_PERIPH_TIM23 RCC_APB1HENR_TIM23EN
- #endif /* TIM23 */
- #if defined(TIM24)
- #define LL_APB1_GRP2_PERIPH_TIM24 RCC_APB1HENR_TIM24EN
- #endif /* TIM24 */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB2_GRP1_PERIPH APB2 GRP1 PERIPH
- * @{
- */
- #define LL_APB2_GRP1_PERIPH_TIM1 RCC_APB2ENR_TIM1EN
- #define LL_APB2_GRP1_PERIPH_TIM8 RCC_APB2ENR_TIM8EN
- #define LL_APB2_GRP1_PERIPH_USART1 RCC_APB2ENR_USART1EN
- #define LL_APB2_GRP1_PERIPH_USART6 RCC_APB2ENR_USART6EN
- #if defined(UART9)
- #define LL_APB2_GRP1_PERIPH_UART9 RCC_APB2ENR_UART9EN
- #endif /* UART9 */
- #if defined(USART10)
- #define LL_APB2_GRP1_PERIPH_USART10 RCC_APB2ENR_USART10EN
- #endif /* USART10 */
- #define LL_APB2_GRP1_PERIPH_SPI1 RCC_APB2ENR_SPI1EN
- #define LL_APB2_GRP1_PERIPH_SPI4 RCC_APB2ENR_SPI4EN
- #define LL_APB2_GRP1_PERIPH_TIM15 RCC_APB2ENR_TIM15EN
- #define LL_APB2_GRP1_PERIPH_TIM16 RCC_APB2ENR_TIM16EN
- #define LL_APB2_GRP1_PERIPH_TIM17 RCC_APB2ENR_TIM17EN
- #define LL_APB2_GRP1_PERIPH_SPI5 RCC_APB2ENR_SPI5EN
- #define LL_APB2_GRP1_PERIPH_SAI1 RCC_APB2ENR_SAI1EN
- #if defined(SAI2)
- #define LL_APB2_GRP1_PERIPH_SAI2 RCC_APB2ENR_SAI2EN
- #endif /* SAI2 */
- #if defined(SAI3)
- #define LL_APB2_GRP1_PERIPH_SAI3 RCC_APB2ENR_SAI3EN
- #endif /* SAI3 */
- #define LL_APB2_GRP1_PERIPH_DFSDM1 RCC_APB2ENR_DFSDM1EN
- #if defined(HRTIM1)
- #define LL_APB2_GRP1_PERIPH_HRTIM RCC_APB2ENR_HRTIMEN
- #endif /* HRTIM1 */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_APB4_GRP1_PERIPH APB4 GRP1 PERIPH
- * @{
- */
- #define LL_APB4_GRP1_PERIPH_SYSCFG RCC_APB4ENR_SYSCFGEN
- #define LL_APB4_GRP1_PERIPH_LPUART1 RCC_APB4ENR_LPUART1EN
- #define LL_APB4_GRP1_PERIPH_SPI6 RCC_APB4ENR_SPI6EN
- #define LL_APB4_GRP1_PERIPH_I2C4 RCC_APB4ENR_I2C4EN
- #define LL_APB4_GRP1_PERIPH_LPTIM2 RCC_APB4ENR_LPTIM2EN
- #define LL_APB4_GRP1_PERIPH_LPTIM3 RCC_APB4ENR_LPTIM3EN
- #if defined(LPTIM4)
- #define LL_APB4_GRP1_PERIPH_LPTIM4 RCC_APB4ENR_LPTIM4EN
- #endif /* LPTIM4 */
- #if defined(LPTIM5)
- #define LL_APB4_GRP1_PERIPH_LPTIM5 RCC_APB4ENR_LPTIM5EN
- #endif /* LPTIM5 */
- #if defined(DAC2)
- #define LL_APB4_GRP1_PERIPH_DAC2 RCC_APB4ENR_DAC2EN
- #endif /* DAC2 */
- #define LL_APB4_GRP1_PERIPH_COMP12 RCC_APB4ENR_COMP12EN
- #define LL_APB4_GRP1_PERIPH_VREF RCC_APB4ENR_VREFEN
- #define LL_APB4_GRP1_PERIPH_RTCAPB RCC_APB4ENR_RTCAPBEN
- #if defined(SAI4)
- #define LL_APB4_GRP1_PERIPH_SAI4 RCC_APB4ENR_SAI4EN
- #endif /* SAI4 */
- #if defined(DTS)
- #define LL_APB4_GRP1_PERIPH_DTS RCC_APB4ENR_DTSEN
- #endif /*DTS*/
- #if defined(DFSDM2_BASE)
- #define LL_APB4_GRP1_PERIPH_DFSDM2 RCC_APB4ENR_DFSDM2EN
- #endif /* DFSDM2_BASE */
- /**
- * @}
- */
- /** @defgroup BUS_LL_EC_CLKAM_PERIPH CLKAM PERIPH
- * @{
- */
- #if defined(RCC_D3AMR_BDMAAMEN)
- #define LL_CLKAM_PERIPH_BDMA RCC_D3AMR_BDMAAMEN
- #else
- #define LL_CLKAM_PERIPH_BDMA2 RCC_SRDAMR_BDMA2AMEN
- #define LL_CLKAM_PERIPH_BDMA LL_CLKAM_PERIPH_BDMA2 /* for backward compatibility*/
- #endif /* RCC_D3AMR_BDMAAMEN */
- #if defined(RCC_SRDAMR_GPIOAMEN)
- #define LL_CLKAM_PERIPH_GPIO RCC_SRDAMR_GPIOAMEN
- #endif /* RCC_SRDAMR_GPIOAMEN */
- #if defined(RCC_D3AMR_LPUART1AMEN)
- #define LL_CLKAM_PERIPH_LPUART1 RCC_D3AMR_LPUART1AMEN
- #else
- #define LL_CLKAM_PERIPH_LPUART1 RCC_SRDAMR_LPUART1AMEN
- #endif /* RCC_D3AMR_LPUART1AMEN */
- #if defined(RCC_D3AMR_SPI6AMEN)
- #define LL_CLKAM_PERIPH_SPI6 RCC_D3AMR_SPI6AMEN
- #else
- #define LL_CLKAM_PERIPH_SPI6 RCC_SRDAMR_SPI6AMEN
- #endif /* RCC_D3AMR_SPI6AMEN */
- #if defined(RCC_D3AMR_I2C4AMEN)
- #define LL_CLKAM_PERIPH_I2C4 RCC_D3AMR_I2C4AMEN
- #else
- #define LL_CLKAM_PERIPH_I2C4 RCC_SRDAMR_I2C4AMEN
- #endif /* RCC_D3AMR_I2C4AMEN */
- #if defined(RCC_D3AMR_LPTIM2AMEN)
- #define LL_CLKAM_PERIPH_LPTIM2 RCC_D3AMR_LPTIM2AMEN
- #else
- #define LL_CLKAM_PERIPH_LPTIM2 RCC_SRDAMR_LPTIM2AMEN
- #endif /* RCC_D3AMR_LPTIM2AMEN */
- #if defined(RCC_D3AMR_LPTIM3AMEN)
- #define LL_CLKAM_PERIPH_LPTIM3 RCC_D3AMR_LPTIM3AMEN
- #else
- #define LL_CLKAM_PERIPH_LPTIM3 RCC_SRDAMR_LPTIM3AMEN
- #endif /* RCC_D3AMR_LPTIM3AMEN */
- #if defined(RCC_D3AMR_LPTIM4AMEN)
- #define LL_CLKAM_PERIPH_LPTIM4 RCC_D3AMR_LPTIM4AMEN
- #endif /* RCC_D3AMR_LPTIM4AMEN */
- #if defined(RCC_D3AMR_LPTIM5AMEN)
- #define LL_CLKAM_PERIPH_LPTIM5 RCC_D3AMR_LPTIM5AMEN
- #endif /* RCC_D3AMR_LPTIM5AMEN */
- #if defined(DAC2)
- #define LL_CLKAM_PERIPH_DAC2 RCC_SRDAMR_DAC2AMEN
- #endif /* DAC2 */
- #if defined(RCC_D3AMR_COMP12AMEN)
- #define LL_CLKAM_PERIPH_COMP12 RCC_D3AMR_COMP12AMEN
- #else
- #define LL_CLKAM_PERIPH_COMP12 RCC_SRDAMR_COMP12AMEN
- #endif /* RCC_D3AMR_COMP12AMEN */
- #if defined(RCC_D3AMR_VREFAMEN)
- #define LL_CLKAM_PERIPH_VREF RCC_D3AMR_VREFAMEN
- #else
- #define LL_CLKAM_PERIPH_VREF RCC_SRDAMR_VREFAMEN
- #endif /* RCC_D3AMR_VREFAMEN */
- #if defined(RCC_D3AMR_RTCAMEN)
- #define LL_CLKAM_PERIPH_RTC RCC_D3AMR_RTCAMEN
- #else
- #define LL_CLKAM_PERIPH_RTC RCC_SRDAMR_RTCAMEN
- #endif /* RCC_D3AMR_RTCAMEN */
- #if defined(RCC_D3AMR_CRCAMEN)
- #define LL_CLKAM_PERIPH_CRC RCC_D3AMR_CRCAMEN
- #endif /* RCC_D3AMR_CRCAMEN */
- #if defined(SAI4)
- #define LL_CLKAM_PERIPH_SAI4 RCC_D3AMR_SAI4AMEN
- #endif /* SAI4 */
- #if defined(ADC3)
- #define LL_CLKAM_PERIPH_ADC3 RCC_D3AMR_ADC3AMEN
- #endif /* ADC3 */
- #if defined(RCC_SRDAMR_DTSAMEN)
- #define LL_CLKAM_PERIPH_DTS RCC_SRDAMR_DTSAMEN
- #endif /* RCC_SRDAMR_DTSAMEN */
- #if defined(RCC_D3AMR_DTSAMEN)
- #define LL_CLKAM_PERIPH_DTS RCC_D3AMR_DTSAMEN
- #endif /* RCC_D3AMR_DTSAMEN */
- #if defined(DFSDM2_BASE)
- #define LL_CLKAM_PERIPH_DFSDM2 RCC_SRDAMR_DFSDM2AMEN
- #endif /* DFSDM2_BASE */
- #if defined(RCC_D3AMR_BKPRAMAMEN)
- #define LL_CLKAM_PERIPH_BKPRAM RCC_D3AMR_BKPRAMAMEN
- #else
- #define LL_CLKAM_PERIPH_BKPRAM RCC_SRDAMR_BKPRAMAMEN
- #endif /* RCC_D3AMR_BKPRAMAMEN */
- #if defined(RCC_D3AMR_SRAM4AMEN)
- #define LL_CLKAM_PERIPH_SRAM4 RCC_D3AMR_SRAM4AMEN
- #else
- #define LL_CLKAM_PERIPH_SRDSRAM RCC_SRDAMR_SRDSRAMAMEN
- #define LL_CLKAM_PERIPH_SRAM4 LL_CLKAM_PERIPH_SRDSRAM
- #endif /* RCC_D3AMR_SRAM4AMEN */
- /**
- * @}
- */
- #if defined(RCC_CKGAENR_AXICKG)
- /** @defgroup BUS_LL_EC_CKGA_PERIPH CKGA (AXI Clocks Gating) PERIPH
- * @{
- */
- #define LL_CKGA_PERIPH_AXI RCC_CKGAENR_AXICKG
- #define LL_CKGA_PERIPH_AHB RCC_CKGAENR_AHBCKG
- #define LL_CKGA_PERIPH_CPU RCC_CKGAENR_CPUCKG
- #define LL_CKGA_PERIPH_SDMMC RCC_CKGAENR_SDMMCCKG
- #define LL_CKGA_PERIPH_MDMA RCC_CKGAENR_MDMACKG
- #define LL_CKGA_PERIPH_DMA2D RCC_CKGAENR_DMA2DCKG
- #define LL_CKGA_PERIPH_LTDC RCC_CKGAENR_LTDCCKG
- #define LL_CKGA_PERIPH_GFXMMUM RCC_CKGAENR_GFXMMUMCKG
- #define LL_CKGA_PERIPH_AHB12 RCC_CKGAENR_AHB12CKG
- #define LL_CKGA_PERIPH_AHB34 RCC_CKGAENR_AHB34CKG
- #define LL_CKGA_PERIPH_FLIFT RCC_CKGAENR_FLIFTCKG
- #define LL_CKGA_PERIPH_OCTOSPI2 RCC_CKGAENR_OCTOSPI2CKG
- #define LL_CKGA_PERIPH_FMC RCC_CKGAENR_FMCCKG
- #define LL_CKGA_PERIPH_OCTOSPI1 RCC_CKGAENR_OCTOSPI1CKG
- #define LL_CKGA_PERIPH_AXIRAM1 RCC_CKGAENR_AXIRAM1CKG
- #define LL_CKGA_PERIPH_AXIRAM2 RCC_CKGAENR_AXIRAM2CKG
- #define LL_CKGA_PERIPH_AXIRAM3 RCC_CKGAENR_AXIRAM3CKG
- #define LL_CKGA_PERIPH_GFXMMUS RCC_CKGAENR_GFXMMUSCKG
- #define LL_CKGA_PERIPH_ECCRAM RCC_CKGAENR_ECCRAMCKG
- #define LL_CKGA_PERIPH_EXTI RCC_CKGAENR_EXTICKG
- #define LL_CKGA_PERIPH_JTAG RCC_CKGAENR_JTAGCKG
- /**
- * @}
- */
- #endif /* RCC_CKGAENR_AXICKG */
- /**
- * @}
- */
- /* Exported macro ------------------------------------------------------------*/
- /* Exported functions --------------------------------------------------------*/
- /** @defgroup BUS_LL_Exported_Functions BUS Exported Functions
- * @{
- */
- /** @defgroup BUS_LL_EF_AHB3 AHB3
- * @{
- */
- /**
- * @brief Enable AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR DMA2DEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR JPGDECEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR FMCEN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR QSPIEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI1EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI2EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR IOMNGREN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR GFXMMU LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR SDMMC1EN LL_AHB3_GRP1_EnableClock\n
- * AHB3ENR FLASHEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR DTCM1EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR DTCM2EN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR ITCMEN LL_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR AXISRAMEN LL_AHB3_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB3 peripheral clock is enabled or not
- * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DMA2DEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR JPGDECEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FMCEN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR QSPIEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR IOMNGREN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR GFXMMU LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR SDMMC1EN LL_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FLASHEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR DTCM1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR DTCM2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR ITCMEN LL_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR AXISRAMEN LL_AHB3_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB3ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR DMA2DEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR JPGDECEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR FMCEN LL_AHB3_GRP1_DisableClock\n
- * AHB3ENR QSPIEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI2EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR IOMNGREN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR GFXMMU LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR SDMMC1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR FLASHEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR DTCM1EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR DTCM2EN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR ITCMEN LL_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR AXISRAMEN LL_AHB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB3ENR, Periphs);
- }
- /**
- * @brief Force AHB3 peripherals reset.
- * @rmtoll AHB3RSTR MDMARST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR DMA2DRST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR JPGDECRST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR FMCRST LL_AHB3_GRP1_ForceReset\n
- * AHB3RSTR QSPIRST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OSPI1RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OSPI2RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR IOMNGRRST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OTFDEC1RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR OTFDEC2RST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR GFXMMURST LL_AHB3_GRP1_ForceReset\n (*)
- * AHB3RSTR SDMMC1RST LL_AHB3_GRP1_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB3RSTR, Periphs);
- }
- /**
- * @brief Release AHB3 peripherals reset.
- * @rmtoll AHB3RSTR MDMARST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR DMA2DRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR JPGDECRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR FMCRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR QSPIRST LL_AHB3_GRP1_ReleaseReset\n
- * AHB3RSTR OSPI1RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR OSPI2RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR IOMNGRRST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR OTFDEC1RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR OTFDEC2RST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR GFXMMURST LL_AHB3_GRP1_ReleaseReset\n (*)
- * AHB3RSTR SDMMC1RST LL_AHB3_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB3RSTR, Periphs);
- }
- /**
- * @brief Enable AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FMCLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR QSPILPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_AHB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FMCLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR QSPILPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR OSPI1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_AHB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_AHB1 AHB1
- * @{
- */
- /**
- * @brief Enable AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR DMA2EN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR ADC12EN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR ARTEN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1MACEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1TXEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1RXEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB1ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB1ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB1 peripheral clock is enabled or not
- * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR DMA2EN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ADC12EN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ARTEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR CRCEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1MACEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1TXEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1RXEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB1ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR DMA2EN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR ADC12EN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR ARTEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1MACEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1TXEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1RXEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB1ENR, Periphs);
- }
- /**
- * @brief Force AHB1 peripherals reset.
- * @rmtoll AHB1RSTR DMA1RST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR DMA2RST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR ADC12RST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR ARTRST LL_AHB1_GRP1_ForceReset\n (*)
- * AHB1RSTR CRCRST LL_AHB1_GRP1_ForceReset\n (*)
- * AHB1RSTR ETH1MACRST LL_AHB1_GRP1_ForceReset\n (*)
- * AHB1RSTR USB1OTGHSRST LL_AHB1_GRP1_ForceReset\n
- * AHB1RSTR USB2OTGHSRST LL_AHB1_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB1RSTR, Periphs);
- }
- /**
- * @brief Release AHB1 peripherals reset.
- * @rmtoll AHB1RSTR DMA1RST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR DMA2RST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR ADC12RST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR ARTRST LL_AHB1_GRP1_ReleaseReset\n (*)
- * AHB1RSTR CRCRST LL_AHB1_GRP1_ReleaseReset\n (*)
- * AHB1RSTR ETH1MACRST LL_AHB1_GRP1_ReleaseReset\n (*)
- * AHB1RSTR USB1OTGHSRST LL_AHB1_GRP1_ReleaseReset\n
- * AHB1RSTR USB2OTGHSRST LL_AHB1_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB1RSTR, Periphs);
- }
- /**
- * @brief Enable AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ARTLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR CRCLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSLPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_AHB1_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB1LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB1LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ARTLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR CRCLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB1OTGHSLPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_AHB1_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB1LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_AHB2 AHB2
- * @{
- */
- /**
- * @brief Enable AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR HSEMEN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR CRYPEN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR HASHEN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR RNGEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR SDMMC2EN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR BDMA1EN LL_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR FMACEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR CORDICEN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB2 peripheral clock is enabled or not
- * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR HSEMEN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR CRYPEN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR HASHEN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR RNGEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR SDMMC2EN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR BDMA1EN LL_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR FMACEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR CORDICEN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB2ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR HSEMEN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR CRYPEN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR HASHEN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR RNGEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR SDMMC2EN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR BDMA1EN LL_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR FMACEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR CORDICEN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB2ENR, Periphs);
- }
- /**
- * @brief Force AHB2 peripherals reset.
- * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR HSEMRST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR CRYPRST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR HASHRST LL_AHB2_GRP1_ForceReset\n (*)
- * AHB2RSTR RNGRST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR SDMMC2RST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR BDMA1RST LL_AHB2_GRP1_ForceReset (*)
- * AHB2RSTR FMACRST LL_AHB2_GRP1_ForceReset\n
- * AHB2RSTR CORDICRST LL_AHB2_GRP1_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB2RSTR, Periphs);
- }
- /**
- * @brief Release AHB2 peripherals reset.
- * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR HSEMRST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR CRYPRST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR HASHRST LL_AHB2_GRP1_ReleaseReset\n (*)
- * AHB2RSTR RNGRST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR SDMMC2RST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR BDMA1RST LL_AHB2_GRP1_ReleaseReset (*)
- * AHB2RSTR FMACRST LL_AHB2_GRP1_ReleaseReset\n
- * AHB2RSTR CORDICRST LL_AHB2_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB2RSTR, Periphs);
- }
- /**
- * @brief Enable AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR BDMA1LPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR FMACLPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CORDICLPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_AHB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR BDMA1LPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR D2SRAM1LPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_AHB2_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_AHB4 AHB4
- * @{
- */
- /**
- * @brief Enable AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOBEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOCEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIODEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOEEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOFEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOGEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOHEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOIEN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR GPIOJEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOKEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR CRCEN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BDMAEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR ADC3EN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR HSEMEN LL_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BKPRAMEN LL_AHB4_GRP1_EnableClock\n
- * AHB4ENR SRAM4EN LL_AHB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if AHB4 peripheral clock is enabled or not
- * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOBEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOCEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIODEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOEEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOFEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOGEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOHEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOIEN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR GPIOJEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOKEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR CRCEN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BDMAEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR ADC3EN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR HSEMEN LL_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BKPRAMEN LL_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR SRAM4EN LL_AHB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->AHB4ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOBEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOCEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIODEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOEEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOFEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOGEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOHEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOIEN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR GPIOJEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOKEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR CRCEN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BDMAEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR ADC3EN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR HSEMEN LL_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BKPRAMEN LL_AHB4_GRP1_DisableClock\n
- * AHB4ENR SRAM4EN LL_AHB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB4ENR, Periphs);
- }
- /**
- * @brief Force AHB4 peripherals reset.
- * @rmtoll AHB4RSTR GPIOARST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOBRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOCRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIODRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOERST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOFRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOGRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOHRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOIRST LL_AHB4_GRP1_ForceReset\n (*)
- * AHB4RSTR GPIOJRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR GPIOKRST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR CRCRST LL_AHB4_GRP1_ForceReset\n (*)
- * AHB4RSTR BDMARST LL_AHB4_GRP1_ForceReset\n
- * AHB4RSTR ADC3RST LL_AHB4_GRP1_ForceReset\n (*)
- * AHB4RSTR HSEMRST LL_AHB4_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->AHB4RSTR, Periphs);
- }
- /**
- * @brief Release AHB4 peripherals reset.
- * @rmtoll AHB4RSTR GPIOARST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOBRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOCRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIODRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOERST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOFRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOGRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOHRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOIRST LL_AHB4_GRP1_ReleaseReset\n (*)
- * AHB4RSTR GPIOJRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR GPIOKRST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR CRCRST LL_AHB4_GRP1_ReleaseReset\n (*)
- * AHB4RSTR BDMARST LL_AHB4_GRP1_ReleaseReset\n
- * AHB4RSTR ADC3RST LL_AHB4_GRP1_ReleaseReset\n (*)
- * AHB4RSTR HSEMRST LL_AHB4_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB4RSTR, Periphs);
- }
- /**
- * @brief Enable AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR GPIOJLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR CRCLPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_AHB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->AHB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->AHB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR GPIOJLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR CRCLPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_AHB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->AHB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB3 APB3
- * @{
- */
- /**
- * @brief Enable APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_EnableClock\n (*)
- * APB3ENR DSIEN LL_APB3_GRP1_EnableClock\n (*)
- * APB3ENR WWDG1EN LL_APB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB3 peripheral clock is enabled or not
- * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR DSIEN LL_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR WWDG1EN LL_APB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB3ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_DisableClock\n
- * APB3ENR DSIEN LL_APB3_GRP1_DisableClock\n
- * APB3ENR WWDG1EN LL_APB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB3ENR, Periphs);
- }
- /**
- * @brief Force APB3 peripherals reset.
- * @rmtoll APB3RSTR LTDCRST LL_APB3_GRP1_ForceReset\n (*)
- * APB3RSTR DSIRST LL_APB3_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB3RSTR, Periphs);
- }
- /**
- * @brief Release APB3 peripherals reset.
- * @rmtoll APB3RSTR LTDCRST LL_APB3_GRP1_ReleaseReset\n
- * APB3RSTR DSIRST LL_APB3_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB3RSTR, Periphs);
- }
- /**
- * @brief Enable APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_APB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_APB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB1 APB1
- * @{
- */
- /**
- * @brief Enable APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM4EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM5EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM6EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM7EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM12EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM13EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR TIM14EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR LPTIM1EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR WWDG2EN LL_APB1_GRP1_EnableClock\n (*)
- * APB1LENR SPI2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR SPI3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR SPDIFRXEN LL_APB1_GRP1_EnableClock\n
- * APB1LENR USART2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR USART3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART4EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART5EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C1EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C2EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C3EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR I2C5EN LL_APB1_GRP1_EnableClock\n (*)
- * APB1LENR CECEN LL_APB1_GRP1_EnableClock\n
- * APB1LENR DAC12EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART7EN LL_APB1_GRP1_EnableClock\n
- * APB1LENR UART8EN LL_APB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1LENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1LENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB1 peripheral clock is enabled or not
- * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM4EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM5EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM6EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM7EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM12EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM13EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM14EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR LPTIM1EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR WWDG2EN LL_APB1_GRP1_IsEnabledClock\n (*)
- * APB1LENR SPI2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPDIFRXEN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART4EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART5EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C1EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C2EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C3EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C5EN LL_APB1_GRP1_IsEnabledClock\n (*)
- * APB1LENR CECEN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR DAC12EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART7EN LL_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART8EN LL_APB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB1LENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM4EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM5EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM6EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM7EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM12EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM13EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR TIM14EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR LPTIM1EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR WWDG2EN LL_APB1_GRP1_DisableClock\n (*)
- * APB1LENR SPI2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR SPI3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR SPDIFRXEN LL_APB1_GRP1_DisableClock\n
- * APB1LENR USART2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR USART3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART4EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART5EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C1EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C2EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C3EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR I2C5EN LL_APB1_GRP1_DisableClock\n (*)
- * APB1LENR CECEN LL_APB1_GRP1_DisableClock\n
- * APB1LENR DAC12EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART7EN LL_APB1_GRP1_DisableClock\n
- * APB1LENR UART8EN LL_APB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1LENR, Periphs);
- }
- /**
- * @brief Force APB1 peripherals reset.
- * @rmtoll APB1LRSTR TIM2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM4RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM5RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM6RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM7RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM12RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM13RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR TIM14RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR LPTIM1RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR SPI2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR SPI3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR SPDIFRXRST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR USART2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR USART3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART4RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART5RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C1RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C2RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C3RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR I2C5RST LL_APB1_GRP5_ForceReset\n (*)
- * APB1LRSTR CECRST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR DAC12RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART7RST LL_APB1_GRP1_ForceReset\n
- * APB1LRSTR UART8RST LL_APB1_GRP1_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB1LRSTR, Periphs);
- }
- /**
- * @brief Release APB1 peripherals reset.
- * @rmtoll APB1LRSTR TIM2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM4RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM5RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM6RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM7RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM12RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM13RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR TIM14RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR LPTIM1RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR SPI2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR SPI3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR SPDIFRXRST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR USART2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR USART3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART4RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART5RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C1RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C2RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C3RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR I2C5RST LL_APB1_GRP1_ReleaseReset\n (*)
- * APB1LRSTR CECRST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR DAC12RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART7RST LL_APB1_GRP1_ReleaseReset\n
- * APB1LRSTR UART8RST LL_APB1_GRP1_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1LRSTR, Periphs);
- }
- /**
- * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_APB1_GRP1_EnableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART4LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART5LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C5LPEN LL_APB1_GRP1_EnableClockSleep\n (*)
- * APB1LLPENR CECLPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART7LPEN LL_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART8LPEN LL_APB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1LLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1LLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_APB1_GRP1_DisableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART4LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART5LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C5LPEN LL_APB1_GRP1_DisableClockSleep\n (*)
- * APB1LLPENR CECLPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART7LPEN LL_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART8LPEN LL_APB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1LLPENR, Periphs);
- }
- /**
- * @brief Enable APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR SWPMIEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR OPAMPEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR MDIOSEN LL_APB1_GRP2_EnableClock\n
- * APB1HENR FDCANEN LL_APB1_GRP2_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1HENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1HENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB1 peripheral clock is enabled or not
- * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR SWPMIEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR OPAMPEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR MDIOSEN LL_APB1_GRP2_IsEnabledClock\n
- * APB1HENR FDCANEN LL_APB1_GRP2_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB1HENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR SWPMIEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR OPAMPEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR MDIOSEN LL_APB1_GRP2_DisableClock\n
- * APB1HENR FDCANEN LL_APB1_GRP2_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1HENR, Periphs);
- }
- /**
- * @brief Force APB1 peripherals reset.
- * @rmtoll APB1HRSTR CRSRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR SWPMIRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR OPAMPRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR MDIOSRST LL_APB1_GRP2_ForceReset\n
- * APB1HRSTR FDCANRST LL_APB1_GRP2_ForceReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB1HRSTR, Periphs);
- }
- /**
- * @brief Release APB1 peripherals reset.
- * @rmtoll APB1HRSTR CRSRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR SWPMIRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR OPAMPRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR MDIOSRST LL_APB1_GRP2_ReleaseReset\n
- * APB1HRSTR FDCANRST LL_APB1_GRP2_ReleaseReset
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1HRSTR, Periphs);
- }
- /**
- * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_APB1_GRP2_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB1HLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB1HLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_APB1_GRP2_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB1HLPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB2 APB2
- * @{
- */
- /**
- * @brief Enable APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM8EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR USART1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR USART6EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR UART9EN LL_APB2_GRP1_EnableClock\n (*)
- * APB2ENR USART10EN LL_APB2_GRP1_EnableClock\n (*)
- * APB2ENR SPI1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SPI4EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM15EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM16EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR TIM17EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SPI5EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SAI1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SAI2EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR SAI3EN LL_APB2_GRP1_EnableClock\n (*)
- * APB2ENR DFSDM1EN LL_APB2_GRP1_EnableClock\n
- * APB2ENR HRTIMEN LL_APB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB2 peripheral clock is enabled or not
- * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM8EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART6EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR UART9EN LL_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR USART10EN LL_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR SPI1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI4EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM15EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM16EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM17EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI5EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI2EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI3EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR DFSDM1EN LL_APB2_GRP1_IsEnabledClock\n
- * APB2ENR HRTIMEN LL_APB2_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB2ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM8EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR USART1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR USART6EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR UART9EN LL_APB2_GRP1_DisableClock\n (*)
- * APB2ENR USART10EN LL_APB2_GRP1_DisableClock\n (*)
- * APB2ENR SPI1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SPI4EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM15EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM16EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR TIM17EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SPI5EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SAI1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SAI2EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR SAI3EN LL_APB2_GRP1_DisableClock\n (*)
- * APB2ENR DFSDM1EN LL_APB2_GRP1_DisableClock\n
- * APB2ENR HRTIMEN LL_APB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB2ENR, Periphs);
- }
- /**
- * @brief Force APB2 peripherals reset.
- * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM8RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR USART1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR USART6RST LL_APB2_GRP1_ForceReset\n
- * APB2ENR UART9RST LL_APB2_GRP1_ForceReset\n (*)
- * APB2ENR USART10RST LL_APB2_GRP1_ForceReset\n (*)
- * APB2RSTR SPI1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SPI4RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM15RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM16RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR TIM17RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SPI5RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SAI1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SAI2RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR SAI3RST LL_APB2_GRP1_ForceReset\n (*)
- * APB2RSTR DFSDM1RST LL_APB2_GRP1_ForceReset\n
- * APB2RSTR HRTIMRST LL_APB2_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB2RSTR, Periphs);
- }
- /**
- * @brief Release APB2 peripherals reset.
- * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM8RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR USART1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR USART6RST LL_APB2_GRP1_ReleaseReset\n
- * APB2ENR UART9RST LL_APB2_GRP1_ReleaseReset\n (*)
- * APB2ENR USART10RST LL_APB2_GRP1_ReleaseReset\n (*)
- * APB2RSTR SPI1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SPI4RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM15RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM16RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR TIM17RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SPI5RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SAI1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SAI2RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR SAI3RST LL_APB2_GRP1_ReleaseReset\n (*)
- * APB2RSTR DFSDM1RST LL_APB2_GRP1_ReleaseReset\n
- * APB2RSTR HRTIMRST LL_APB2_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB2RSTR, Periphs);
- }
- /**
- * @brief Enable APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM8LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART6LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2ENR UART9LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
- * APB2ENR USART10LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR SPI1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI4LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM15LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM16LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM17LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI5LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI2LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI3LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_APB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM8LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART6LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2ENR UART9LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
- * APB2ENR USART10LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR SPI1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI4LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM15LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM16LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM17LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI5LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI2LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI3LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_APB2_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_APB4 APB4
- * @{
- */
- /**
- * @brief Enable APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPUART1EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR SPI6EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR I2C4EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM2EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM3EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM4EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR LPTIM5EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DAC2EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR COMP12EN LL_APB4_GRP1_EnableClock\n
- * APB4ENR VREFEN LL_APB4_GRP1_EnableClock\n
- * APB4ENR RTCAPBEN LL_APB4_GRP1_EnableClock\n
- * APB4ENR SAI4EN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DTSEN LL_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DFSDM2EN LL_APB4_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if APB4 peripheral clock is enabled or not
- * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPUART1EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SPI6EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR I2C4EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM2EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM3EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM4EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR LPTIM5EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DAC2EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR COMP12EN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR VREFEN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR RTCAPBEN LL_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SAI4EN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DTSEN LL_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DFSDM2EN LL_APB4_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC->APB4ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPUART1EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR SPI6EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR I2C4EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM2EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM3EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM4EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR LPTIM5EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DAC2EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR COMP12EN LL_APB4_GRP1_DisableClock\n
- * APB4ENR VREFEN LL_APB4_GRP1_DisableClock\n
- * APB4ENR RTCAPBEN LL_APB4_GRP1_DisableClock\n
- * APB4ENR SAI4EN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DTSEN LL_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DFSDM2EN LL_APB4_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB4ENR, Periphs);
- }
- /**
- * @brief Force APB4 peripherals reset.
- * @rmtoll APB4RSTR SYSCFGRST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPUART1RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR SPI6RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR I2C4RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPTIM2RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPTIM3RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR LPTIM4RST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR LPTIM5RST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR DAC2EN LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR COMP12RST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR VREFRST LL_APB4_GRP1_ForceReset\n
- * APB4RSTR SAI4RST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR DTSRST LL_APB4_GRP1_ForceReset\n (*)
- * APB4RSTR DFSDM2RST LL_APB4_GRP1_ForceReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_ForceReset(uint32_t Periphs)
- {
- SET_BIT(RCC->APB4RSTR, Periphs);
- }
- /**
- * @brief Release APB4 peripherals reset.
- * @rmtoll APB4RSTR SYSCFGRST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPUART1RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR SPI6RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR I2C4RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPTIM2RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPTIM3RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR LPTIM4RST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR LPTIM5RST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR DAC2RST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR COMP12RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR VREFRST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR SAI4RST LL_APB4_GRP1_ReleaseReset\n
- * APB4RSTR DTSRST LL_APB4_GRP1_ReleaseReset\n (*)
- * APB4RSTR DFSDM2RST LL_APB4_GRP1_ReleaseReset (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_ReleaseReset(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB4RSTR, Periphs);
- }
- /**
- * @brief Enable APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SPI6LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR I2C4LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR LPTIM5LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR DAC2LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR COMP12LPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR VREFLPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SAI4LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR DTSLPEN LL_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR DFSDM2LPEN LL_APB4_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->APB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->APB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SPI6LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR I2C4LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR LPTIM5LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR DAC2LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR COMP12LPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR VREFLPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SAI4LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR DTSLPEN LL_APB4_GRP1_DisableClockSleep\n (*)
- * APB4LPENR DFSDM2LPEN LL_APB4_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->APB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_CLKAM CLKAM
- * @{
- */
- /**
- * @brief Enable peripherals clock for CLKAM Mode.
- * @rmtoll D3AMR / SRDAMR BDMA LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPUART1 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR SPI6 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR I2C4 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPTIM2 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPTIM3 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR LPTIM4 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR LPTIM5 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR DAC2 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR COMP12 LL_CLKAM_Enable\n
- * D3AMR / SRDAMR VREF LL_CLKAM_Enable\n
- * D3AMR / SRDAMR RTC LL_CLKAM_Enable\n
- * D3AMR / SRDAMR CRC LL_CLKAM_Enable\n
- * D3AMR / SRDAMR SAI4 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR ADC3 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR DTS LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR DFSDM2 LL_CLKAM_Enable\n (*)
- * D3AMR / SRDAMR BKPRAM LL_CLKAM_Enable\n
- * D3AMR / SRDAMR SRAM4 LL_CLKAM_Enable
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_CLKAM_PERIPH_BDMA
- * @arg @ref LL_CLKAM_PERIPH_GPIO (*)
- * @arg @ref LL_CLKAM_PERIPH_LPUART1
- * @arg @ref LL_CLKAM_PERIPH_SPI6
- * @arg @ref LL_CLKAM_PERIPH_I2C4
- * @arg @ref LL_CLKAM_PERIPH_LPTIM2
- * @arg @ref LL_CLKAM_PERIPH_LPTIM3
- * @arg @ref LL_CLKAM_PERIPH_LPTIM4 (*)
- * @arg @ref LL_CLKAM_PERIPH_LPTIM5 (*)
- * @arg @ref LL_CLKAM_PERIPH_DAC2 (*)
- * @arg @ref LL_CLKAM_PERIPH_COMP12
- * @arg @ref LL_CLKAM_PERIPH_VREF
- * @arg @ref LL_CLKAM_PERIPH_RTC
- * @arg @ref LL_CLKAM_PERIPH_CRC (*)
- * @arg @ref LL_CLKAM_PERIPH_SAI4 (*)
- * @arg @ref LL_CLKAM_PERIPH_ADC3 (*)
- * @arg @ref LL_CLKAM_PERIPH_DTS (*)
- * @arg @ref LL_CLKAM_PERIPH_DFSDM2 (*)
- * @arg @ref LL_CLKAM_PERIPH_BKPRAM
- * @arg @ref LL_CLKAM_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_CLKAM_Enable(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- #if defined(RCC_D3AMR_BDMAAMEN)
- SET_BIT(RCC->D3AMR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->D3AMR, Periphs);
- #else
- SET_BIT(RCC->SRDAMR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->SRDAMR, Periphs);
- #endif /* RCC_D3AMR_BDMAAMEN */
- (void)tmpreg;
- }
- /**
- * @brief Disable peripherals clock for CLKAM Mode.
- * @rmtoll D3AMR / SRDAMR BDMA LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPUART1 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR SPI6 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR I2C4 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPTIM2 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPTIM3 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR LPTIM4 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR LPTIM5 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR DAC2 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR COMP12 LL_CLKAM_Disable\n
- * D3AMR / SRDAMR VREF LL_CLKAM_Disable\n
- * D3AMR / SRDAMR RTC LL_CLKAM_Disable\n
- * D3AMR / SRDAMR CRC LL_CLKAM_Disable\n
- * D3AMR / SRDAMR SAI4 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR ADC3 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR DTS LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR DFSDM2 LL_CLKAM_Disable\n (*)
- * D3AMR / SRDAMR BKPRAM LL_CLKAM_Disable\n
- * D3AMR / SRDAMR SRAM4 LL_CLKAM_Disable
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_CLKAM_PERIPH_BDMA
- * @arg @ref LL_CLKAM_PERIPH_GPIO (*)
- * @arg @ref LL_CLKAM_PERIPH_LPUART1
- * @arg @ref LL_CLKAM_PERIPH_SPI6
- * @arg @ref LL_CLKAM_PERIPH_I2C4
- * @arg @ref LL_CLKAM_PERIPH_LPTIM2
- * @arg @ref LL_CLKAM_PERIPH_LPTIM3
- * @arg @ref LL_CLKAM_PERIPH_LPTIM4 (*)
- * @arg @ref LL_CLKAM_PERIPH_LPTIM5 (*)
- * @arg @ref LL_CLKAM_PERIPH_DAC2 (*)
- * @arg @ref LL_CLKAM_PERIPH_COMP12
- * @arg @ref LL_CLKAM_PERIPH_VREF
- * @arg @ref LL_CLKAM_PERIPH_RTC
- * @arg @ref LL_CLKAM_PERIPH_CRC (*)
- * @arg @ref LL_CLKAM_PERIPH_SAI4 (*)
- * @arg @ref LL_CLKAM_PERIPH_ADC3 (*)
- * @arg @ref LL_CLKAM_PERIPH_DTS (*)
- * @arg @ref LL_CLKAM_PERIPH_DFSDM2 (*)
- * @arg @ref LL_CLKAM_PERIPH_BKPRAM
- * @arg @ref LL_CLKAM_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_CLKAM_Disable(uint32_t Periphs)
- {
- #if defined(RCC_D3AMR_BDMAAMEN)
- CLEAR_BIT(RCC->D3AMR, Periphs);
- #else
- CLEAR_BIT(RCC->SRDAMR, Periphs);
- #endif /* RCC_D3AMR_BDMAAMEN */
- }
- /**
- * @}
- */
- /** @defgroup BUS_LL_EF_CKGA CKGA
- * @{
- */
- #if defined(RCC_CKGAENR_AXICKG)
- /**
- * @brief Enable clock gating for AXI bus peripherals.
- * @rmtoll
- * @param :
- * @retval None
- */
- __STATIC_INLINE void LL_CKGA_Enable(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC->CKGAENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC->CKGAENR, Periphs);
- (void)tmpreg;
- }
- #endif /* RCC_CKGAENR_AXICKG */
- #if defined(RCC_CKGAENR_AXICKG)
- /**
- * @brief Disable clock gating for AXI bus peripherals.
- * @rmtoll
- * @param :
- * @retval None
- */
- __STATIC_INLINE void LL_CKGA_Disable(uint32_t Periphs)
- {
- CLEAR_BIT(RCC->CKGAENR, Periphs);
- }
- #endif /* RCC_CKGAENR_AXICKG */
- /**
- * @}
- */
- #if defined(DUAL_CORE)
- /** @addtogroup BUS_LL_EF_AHB3 AHB3
- * @{
- */
- /**
- * @brief Enable C1 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR FMCEN LL_C1_AHB3_GRP1_EnableClock\n
- * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR GFXMMU LL_C1_AHB3_GRP1_EnableClock\n (*)
- * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB3 peripheral clock is enabled or not
- * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FMCEN LL_C1_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR GFXMMU LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
- * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB3ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR FMCEN LL_C1_AHB3_GRP1_DisableClock\n
- * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR GFXMMU LL_C1_AHB3_GRP1_DisableClock\n (*)
- * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB3ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C1_AHB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OSPI1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OSPI2LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR IOMNGRLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR GFXMMULPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
- * AHB3LPENR SDMMC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C1_AHB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB1 AHB1
- * @{
- */
- /**
- * @brief Enable C1 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR CRCEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ARTEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_EnableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB1ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB1ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB1 peripheral clock is enabled or not
- * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR CRCEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ARTEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB1ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR CRCEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ARTEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_DisableClock\n (*)
- * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB1ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR CRCLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ARTLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR USB1OTGHSLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_C1_AHB1_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB1LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB1LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR CRCLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ARTLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1MACLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1TXLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR ETH1RXLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB1OTGHSLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
- * AHB1LPENR USB2OTGHSULPILPEN LL_C1_AHB1_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB1LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB2 AHB2
- * @{
- */
- /**
- * @brief Enable C1 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR HASHEN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR RNGEN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_EnableClock\n (*)
- * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_EnableClock\n
- * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB2 peripheral clock is enabled or not
- * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR HASHEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR RNGEN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
- * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB2ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR HASHEN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR RNGEN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_DisableClock\n (*)
- * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_DisableClock\n
- * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB2ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR BDAM1LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
- * AHB2LPENR D2SRAM2LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C1_AHB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR HASHLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR RNGLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR BDAM1LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
- * AHB2LPENR D2SRAM1LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C1_AHB2_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB4 AHB4
- * @{
- */
- /**
- * @brief Enable C1 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR CRCEN LL_C1_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_EnableClock\n (*)
- * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_EnableClock\n
- * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 AHB4 peripheral clock is enabled or not
- * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR CRCEN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
- * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->AHB4ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR CRCEN LL_C1_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_DisableClock\n (*)
- * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_DisableClock\n
- * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB4ENR, Periphs);
- }
- /**
- * @brief Enable C1 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C1_AHB4_GRP1_EnableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C1_AHB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->AHB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->AHB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BDMALPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C1_AHB4_GRP1_DisableClockSleep\n (*)
- * AHB4LPENR BKPRAMLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C1_AHB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C1_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->AHB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB3 APB3
- * @{
- */
- /**
- * @brief Enable C1 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_EnableClock\n (*)
- * APB3ENR DSIEN LL_C1_APB3_GRP1_EnableClock\n (*)
- * APB3ENR WWDG1EN LL_C1_APB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB3 peripheral clock is enabled or not
- * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR DSIEN LL_C1_APB3_GRP1_IsEnabledClock\n (*)
- * APB3ENR WWDG1EN LL_C1_APB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB3ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_DisableClock\n (*)
- * APB3ENR DSIEN LL_C1_APB3_GRP1_DisableClock\n (*)
- * APB3ENR WWDG1EN LL_C1_APB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB3ENR, Periphs);
- }
- /**
- * @brief Enable C1 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C1_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_C1_APB3_GRP1_EnableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_C1_APB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C1_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR DSILPEN LL_C1_APB3_GRP1_DisableClockSleep\n (*)
- * APB3LPENR WWDG1LPEN LL_C1_APB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB1 APB1
- * @{
- */
- /**
- * @brief Enable C1 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM4EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM5EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM6EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM7EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM12EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM13EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR TIM14EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR WWDG2EN LL_C1_APB1_GRP1_EnableClock\n (*)
- * APB1LENR SPI2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR SPI3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR USART2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR USART3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART4EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART5EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR I2C1EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR I2C2EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR I2C3EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR CECEN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR DAC12EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART7EN LL_C1_APB1_GRP1_EnableClock\n
- * APB1LENR UART8EN LL_C1_APB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1LENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1LENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB1 peripheral clock is enabled or not
- * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM4EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM5EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM6EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM7EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM12EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM13EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM14EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR WWDG2EN LL_C1_APB1_GRP1_IsEnabledClock\n (*)
- * APB1LENR SPI2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART4EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART5EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C1EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C2EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C3EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR CECEN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR DAC12EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART7EN LL_C1_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART8EN LL_C1_APB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB1LENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM4EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM5EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM6EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM7EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM12EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM13EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR TIM14EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR WWDG2EN LL_C1_APB1_GRP1_DisableClock\n (*)
- * APB1LENR SPI2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR SPI3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR USART2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR USART3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART4EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART5EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR I2C1EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR I2C2EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR I2C3EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR CECEN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR DAC12EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART7EN LL_C1_APB1_GRP1_DisableClock\n
- * APB1LENR UART8EN LL_C1_APB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1LENR, Periphs);
- }
- /**
- * @brief Enable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR CECLPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C1_APB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1LLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1LLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n (*)
- * APB1LLPENR SPI2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR CECLPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C1_APB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1LLPENR, Periphs);
- }
- /**
- * @brief Enable C1 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR SWPMIEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR OPAMPEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR MDIOSEN LL_C1_APB1_GRP2_EnableClock\n
- * APB1HENR FDCANEN LL_C1_APB1_GRP2_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1HENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1HENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB1 peripheral clock is enabled or not
- * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR SWPMIEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR OPAMPEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR MDIOSEN LL_C1_APB1_GRP2_IsEnabledClock\n
- * APB1HENR FDCANEN LL_C1_APB1_GRP2_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB1HENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR SWPMIEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR OPAMPEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR MDIOSEN LL_C1_APB1_GRP2_DisableClock\n
- * APB1HENR FDCANEN LL_C1_APB1_GRP2_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1HENR, Periphs);
- }
- /**
- * @brief Enable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C1_APB1_GRP2_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB1HLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB1HLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C1_APB1_GRP2_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB1HLPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB2 APB2
- * @{
- */
- /**
- * @brief Enable C1 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM8EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR USART1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR USART6EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_EnableClock\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_EnableClock\n (*)
- * APB2ENR SPI1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SPI4EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM15EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM16EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR TIM17EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SPI5EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SAI1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SAI2EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR SAI3EN LL_C1_APB2_GRP1_EnableClock\n (*)
- * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_EnableClock\n
- * APB2ENR HRTIMEN LL_C1_APB2_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB2 peripheral clock is enabled or not
- * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM8EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART6EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR SPI1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI4EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM15EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM16EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM17EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI5EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI2EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI3EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
- * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_IsEnabledClock\n
- * APB2ENR HRTIMEN LL_C1_APB2_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE uint32_t LL_C1_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB2ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM8EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR USART1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR USART6EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_DisableClock\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_DisableClock\n (*)
- * APB2ENR SPI1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SPI4EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM15EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM16EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR TIM17EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SPI5EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SAI1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SAI2EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR SAI3EN LL_C1_APB2_GRP1_DisableClock\n (*)
- * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_DisableClock\n
- * APB2ENR HRTIMEN LL_C1_APB2_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB2ENR, Periphs);
- }
- /**
- * @brief Enable C1 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART6LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2ENR UART9EN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
- * APB2ENR USART10EN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR SPI1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C1_APB2_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR UART9LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR USART10LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR USART6LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
- * APB2LPENR DFSDM1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C1_APB2_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB4 APB4
- * @{
- */
- /**
- * @brief Enable C1 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPUART1EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR SPI6EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR I2C4EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DAC2EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR COMP12EN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR VREFEN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_EnableClock\n
- * APB4ENR SAI4EN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DTSEN LL_C1_APB4_GRP1_EnableClock\n (*)
- * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_EnableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C1 APB4 peripheral clock is enabled or not
- * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPUART1EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SPI6EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR I2C4EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR COMP12EN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR VREFEN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SAI4EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DTSEN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
- * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_IsEnabledClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C1_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C1->APB4ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C1 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPUART1EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR SPI6EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR I2C4EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR COMP12EN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR VREFEN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_DisableClock\n
- * APB4ENR SAI4EN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DTSEN LL_C1_APB4_GRP1_DisableClock\n (*)
- * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_DisableClock (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB4ENR, Periphs);
- }
- /**
- * @brief Enable C1 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR LPTIM4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4LPENR LPTIM5LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR VREFLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4ENR DTSLPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
- * APB4ENR DFSDM2LPEN LL_C1_APB4_GRP1_EnableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C1->APB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C1->APB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C1 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM5LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR VREFLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n (*)
- * APB4ENR DTSLPEN LL_C1_APB4_GRP1_DisableClockSleep\n (*)
- * APB4ENR DFSDM2LPEN LL_C1_APB4_GRP1_DisableClockSleep (*)
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C1_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C1->APB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB3 AHB3
- * @{
- */
- /**
- * @brief Enable C2 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR FMCEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_EnableClock\n
- * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB3 peripheral clock is enabled or not
- * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FMCEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_IsEnabledClock\n
- * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB3ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 AHB3 peripherals clock.
- * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR FMCEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_DisableClock\n
- * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB3ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR SDMMC1LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C2_AHB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB3LPENR MDMALPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DMA2DLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR JPGDECLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FMCLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR QSPILPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR SDMMC1LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR FLASHLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM1LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR DTCM2LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR ITCMLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
- * AHB3LPENR AXISRAMLPEN LL_C2_AHB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
- * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
- * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
- * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
- * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
- * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
- * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
- * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB1 AHB1
- * @{
- */
- /**
- * @brief Enable C2 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ARTEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_EnableClock\n
- * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB1ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB1ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB1 peripheral clock is enabled or not
- * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ARTEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_IsEnabledClock\n
- * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB1ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 AHB1 peripherals clock.
- * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ARTEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_DisableClock\n
- * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB1ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ARTLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ETH1MACLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ETH1TXLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR ETH1RXLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
- * AHB1LPENR USB2OTGHSULPILPEN LL_C2_AHB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB1LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB1LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB1LPENR DMA1LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR DMA2LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ADC12LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ARTLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ETH1MACLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ETH1TXLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR ETH1RXLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB1OTGHSULPILPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
- * AHB1LPENR USB2OTGHSULPILPEN LL_C2_AHB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
- * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
- * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
- * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
- * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB1LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB2 AHB2
- * @{
- */
- /**
- * @brief Enable C2 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR HASHEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR RNGEN LL_C2_AHB2_GRP1_EnableClock\n
- * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB2 peripheral clock is enabled or not
- * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR HASHEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR RNGEN LL_C2_AHB2_GRP1_IsEnabledClock\n
- * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB2ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 AHB2 peripherals clock.
- * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR HASHEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR RNGEN LL_C2_AHB2_GRP1_DisableClock\n
- * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB2ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR HASHLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR RNGLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C2_AHB2_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB2LPENR DCMILPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR CRYPLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR HASHLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR RNGLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR SDMMC2LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM1LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM2LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
- * AHB2LPENR D2SRAM3LPEN LL_C2_AHB2_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
- * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
- * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
- * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
- * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_AHB4 AHB4
- * @{
- */
- /**
- * @brief Enable C2 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR CRCEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_EnableClock\n
- * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 AHB4 peripheral clock is enabled or not
- * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR CRCEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_IsEnabledClock\n
- * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->AHB4ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 AHB4 peripherals clock.
- * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR CRCEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_DisableClock\n
- * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB4ENR, Periphs);
- }
- /**
- * @brief Enable C2 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR BDMALPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR BKPRAMLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C2_AHB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->AHB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->AHB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 AHB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll AHB4LPENR GPIOALPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOBLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOCLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIODLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOELPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOFLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOGLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOHLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOILPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOJLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR GPIOKLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR CRCLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR BDMALPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR ADC3LPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR BKPRAMLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
- * AHB4LPENR SRAM4LPEN LL_C2_AHB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
- * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
- * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
- * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
- * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
- * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
- * @retval None
- */
- __STATIC_INLINE void LL_C2_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->AHB4LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB3 APB3
- * @{
- */
- /**
- * @brief Enable C2 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_EnableClock\n
- * APB3ENR DSIEN LL_C2_APB3_GRP1_EnableClock\n
- * APB3ENR WWDG1EN LL_C2_APB3_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB3ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB3ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB3 peripheral clock is enabled or not
- * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_IsEnabledClock\n
- * APB3ENR DSIEN LL_C2_APB3_GRP1_IsEnabledClock\n
- * APB3ENR WWDG1EN LL_C2_APB3_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB3ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 APB3 peripherals clock.
- * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_DisableClock\n
- * APB3ENR DSIEN LL_C2_APB3_GRP1_DisableClock\n
- * APB3ENR WWDG1EN LL_C2_APB3_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB3ENR, Periphs);
- }
- /**
- * @brief Enable C2 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C2_APB3_GRP1_EnableClockSleep\n
- * APB3LPENR DSILPEN LL_C2_APB3_GRP1_EnableClockSleep\n
- * APB3LPENR WWDG1LPEN LL_C2_APB3_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB3LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB3LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB3 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB3LPENR LTDCLPEN LL_C2_APB3_GRP1_DisableClockSleep\n
- * APB3LPENR DSILPEN LL_C2_APB3_GRP1_DisableClockSleep\n
- * APB3LPENR WWDG1LPEN LL_C2_APB3_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
- * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB3LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB1 APB1
- * @{
- */
- /**
- * @brief Enable C2 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM4EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM5EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM6EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM7EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM12EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM13EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR TIM14EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR WWDG2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR SPI2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR SPI3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR USART2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR USART3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART4EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART5EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR I2C1EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR I2C2EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR I2C3EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR CECEN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR DAC12EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART7EN LL_C2_APB1_GRP1_EnableClock\n
- * APB1LENR UART8EN LL_C2_APB1_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1LENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1LENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB1 peripheral clock is enabled or not
- * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM4EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM5EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM6EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM7EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM12EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM13EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR TIM14EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR WWDG2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPI3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR USART3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART4EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART5EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C1EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C2EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR I2C3EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR CECEN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR DAC12EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART7EN LL_C2_APB1_GRP1_IsEnabledClock\n
- * APB1LENR UART8EN LL_C2_APB1_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB1LENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 APB1 peripherals clock.
- * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM4EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM5EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM6EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM7EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM12EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM13EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR TIM14EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR WWDG2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR SPI2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR SPI3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR USART2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR USART3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART4EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART5EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR I2C1EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR I2C2EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR I2C3EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR CECEN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR DAC12EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART7EN LL_C2_APB1_GRP1_DisableClock\n
- * APB1LENR UART8EN LL_C2_APB1_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1LENR, Periphs);
- }
- /**
- * @brief Enable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR CECLPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C2_APB1_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1LLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1LLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1LLPENR TIM2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM4LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM5LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM6LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM7LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM12LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM13LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR TIM14LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR LPTIM1LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR WWDG2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPI3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR SPDIFRXLPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR USART3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART4LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART5LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C1LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR I2C3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR CECLPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR DAC12LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART7LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
- * APB1LLPENR UART8LPEN LL_C2_APB1_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
- * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
- * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
- * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
- * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
- * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
- * @arg @ref LL_APB1_GRP1_PERIPH_USART2
- * @arg @ref LL_APB1_GRP1_PERIPH_USART3
- * @arg @ref LL_APB1_GRP1_PERIPH_UART4
- * @arg @ref LL_APB1_GRP1_PERIPH_UART5
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
- * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
- * @arg @ref LL_APB1_GRP1_PERIPH_CEC
- * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
- * @arg @ref LL_APB1_GRP1_PERIPH_UART7
- * @arg @ref LL_APB1_GRP1_PERIPH_UART8
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1LLPENR, Periphs);
- }
- /**
- * @brief Enable C2 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR SWPMIEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR OPAMPEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR MDIOSEN LL_C2_APB1_GRP2_EnableClock\n
- * APB1HENR FDCANEN LL_C2_APB1_GRP2_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1HENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1HENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB1 peripheral clock is enabled or not
- * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR SWPMIEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR OPAMPEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR MDIOSEN LL_C2_APB1_GRP2_IsEnabledClock\n
- * APB1HENR FDCANEN LL_C2_APB1_GRP2_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB1HENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 APB1 peripherals clock.
- * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR SWPMIEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR OPAMPEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR MDIOSEN LL_C2_APB1_GRP2_DisableClock\n
- * APB1HENR FDCANEN LL_C2_APB1_GRP2_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1HENR, Periphs);
- }
- /**
- * @brief Enable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C2_APB1_GRP2_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB1HLPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB1HLPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB1 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB1HLPENR CRSLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR SWPMILPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR OPAMPLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR MDIOSLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
- * APB1HLPENR FDCANLPEN LL_C2_APB1_GRP2_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB1_GRP2_PERIPH_CRS
- * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
- * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
- * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
- * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
- * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB1HLPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB2 APB2
- * @{
- */
- /**
- * @brief Enable C2 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM8EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR USART1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR USART6EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SPI1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SPI4EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM15EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM16EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR TIM17EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SPI5EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SAI1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SAI2EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR SAI3EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_EnableClock\n
- * APB2ENR HRTIMEN LL_C2_APB2_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB2ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB2ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB2 peripheral clock is enabled or not
- * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM8EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR USART6EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI4EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM15EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM16EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR TIM17EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SPI5EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI2EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR SAI3EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_IsEnabledClock\n
- * APB2ENR HRTIMEN LL_C2_APB2_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB2ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 APB2 peripherals clock.
- * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM8EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR USART1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR USART6EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SPI1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SPI4EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM15EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM16EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR TIM17EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SPI5EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SAI1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SAI2EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR SAI3EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_DisableClock\n
- * APB2ENR HRTIMEN LL_C2_APB2_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB2ENR, Periphs);
- }
- /**
- * @brief Enable C2 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR USART6LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR DFSDM1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C2_APB2_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB2LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB2LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB2 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB2LPENR TIM1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM8LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR USART6LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI4LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM15LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM16LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR TIM17LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SPI5LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI2LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR SAI3LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR DFSDM1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
- * APB2LPENR HRTIMLPEN LL_C2_APB2_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
- * @arg @ref LL_APB2_GRP1_PERIPH_USART1
- * @arg @ref LL_APB2_GRP1_PERIPH_USART6
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
- * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
- * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
- * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
- * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
- *
- * (*) value not defined in all devices.
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB2LPENR, Periphs);
- }
- /**
- * @}
- */
- /** @addtogroup BUS_LL_EF_APB4 APB4
- * @{
- */
- /**
- * @brief Enable C2 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPUART1EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR SPI6EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR I2C4EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR COMP12EN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR VREFEN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_EnableClock\n
- * APB4ENR SAI4EN LL_C2_APB4_GRP1_EnableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_EnableClock(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB4ENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB4ENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Check if C2 APB4 peripheral clock is enabled or not
- * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPUART1EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SPI6EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR I2C4EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR COMP12EN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR VREFEN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_IsEnabledClock\n
- * APB4ENR SAI4EN LL_C2_APB4_GRP1_IsEnabledClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval uint32_t
- */
- __STATIC_INLINE uint32_t LL_C2_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
- {
- return ((READ_BIT(RCC_C2->APB4ENR, Periphs) == Periphs)?1U:0U);
- }
- /**
- * @brief Disable C2 APB4 peripherals clock.
- * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPUART1EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR SPI6EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR I2C4EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR COMP12EN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR VREFEN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_DisableClock\n
- * APB4ENR SAI4EN LL_C2_APB4_GRP1_DisableClock
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_DisableClock(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB4ENR, Periphs);
- }
- /**
- * @brief Enable C2 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR LPTIM5LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR VREFLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C2_APB4_GRP1_EnableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
- {
- __IO uint32_t tmpreg;
- SET_BIT(RCC_C2->APB4LPENR, Periphs);
- /* Delay after an RCC peripheral clock enabling */
- tmpreg = READ_BIT(RCC_C2->APB4LPENR, Periphs);
- (void)tmpreg;
- }
- /**
- * @brief Disable C2 APB4 peripherals clock during Low Power (Sleep) mode.
- * @rmtoll APB4LPENR SYSCFGLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPUART1LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SPI6LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR I2C4LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM2LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM3LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM4LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR LPTIM5LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR COMP12LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR VREFLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR RTCAPBLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
- * APB4LPENR SAI4LPEN LL_C2_APB4_GRP1_DisableClockSleep
- * @param Periphs This parameter can be a combination of the following values:
- * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
- * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
- * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
- * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
- * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
- * @arg @ref LL_APB4_GRP1_PERIPH_VREF
- * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
- * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
- *
- * (*) value not defined in all devices
- * @retval None
- */
- __STATIC_INLINE void LL_C2_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
- {
- CLEAR_BIT(RCC_C2->APB4LPENR, Periphs);
- }
- /**
- * @}
- */
- #endif /*DUAL_CORE*/
- /**
- * @}
- */
- /**
- * @}
- */
- #endif /* defined(RCC) */
- /**
- * @}
- */
- #ifdef __cplusplus
- }
- #endif
- #endif /* STM32H7xx_LL_BUS_H */
|