stm32h7xx_hal.h 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142
  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_hal.h
  4. * @author MCD Application Team
  5. * @brief This file contains all the functions prototypes for the HAL
  6. * module driver.
  7. ******************************************************************************
  8. * @attention
  9. *
  10. * Copyright (c) 2017 STMicroelectronics.
  11. * All rights reserved.</center></h2>
  12. *
  13. * This software is licensed under terms that can be found in the LICENSE file
  14. * in the root directory of this software component.
  15. * If no LICENSE file comes with this software, it is provided AS-IS.
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32H7xx_HAL_H
  21. #define STM32H7xx_HAL_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32h7xx_hal_conf.h"
  27. /** @addtogroup STM32H7xx_HAL_Driver
  28. * @{
  29. */
  30. /** @addtogroup HAL
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup HAL_TICK_FREQ Tick Frequency
  35. * @{
  36. */
  37. typedef enum
  38. {
  39. HAL_TICK_FREQ_10HZ = 100U,
  40. HAL_TICK_FREQ_100HZ = 10U,
  41. HAL_TICK_FREQ_1KHZ = 1U,
  42. HAL_TICK_FREQ_DEFAULT = HAL_TICK_FREQ_1KHZ
  43. } HAL_TickFreqTypeDef;
  44. /**
  45. * @}
  46. */
  47. /* Exported constants --------------------------------------------------------*/
  48. /** @defgroup REV_ID device revision ID
  49. * @{
  50. */
  51. #define REV_ID_Y ((uint32_t)0x1003) /*!< STM32H7 rev.Y */
  52. #define REV_ID_B ((uint32_t)0x2000) /*!< STM32H7 rev.B */
  53. #define REV_ID_X ((uint32_t)0x2001) /*!< STM32H7 rev.X */
  54. #define REV_ID_V ((uint32_t)0x2003) /*!< STM32H7 rev.V */
  55. /**
  56. * @}
  57. */
  58. /** @defgroup SYSCFG_VREFBUF_VoltageScale VREFBUF Voltage Scale
  59. * @{
  60. */
  61. #define SYSCFG_VREFBUF_VOLTAGE_SCALE0 VREFBUF_CSR_VRS_OUT1 /*!< Voltage reference scale 0 (VREF_OUT1) */
  62. #define SYSCFG_VREFBUF_VOLTAGE_SCALE1 VREFBUF_CSR_VRS_OUT2 /*!< Voltage reference scale 1 (VREF_OUT2) */
  63. #define SYSCFG_VREFBUF_VOLTAGE_SCALE2 VREFBUF_CSR_VRS_OUT3 /*!< Voltage reference scale 2 (VREF_OUT3) */
  64. #define SYSCFG_VREFBUF_VOLTAGE_SCALE3 VREFBUF_CSR_VRS_OUT4 /*!< Voltage reference scale 3 (VREF_OUT4) */
  65. #define IS_SYSCFG_VREFBUF_VOLTAGE_SCALE(__SCALE__) (((__SCALE__) == SYSCFG_VREFBUF_VOLTAGE_SCALE0) || \
  66. ((__SCALE__) == SYSCFG_VREFBUF_VOLTAGE_SCALE1) || \
  67. ((__SCALE__) == SYSCFG_VREFBUF_VOLTAGE_SCALE2) || \
  68. ((__SCALE__) == SYSCFG_VREFBUF_VOLTAGE_SCALE3))
  69. /**
  70. * @}
  71. */
  72. /** @defgroup SYSCFG_VREFBUF_HighImpedance VREFBUF High Impedance
  73. * @{
  74. */
  75. #define SYSCFG_VREFBUF_HIGH_IMPEDANCE_DISABLE ((uint32_t)0x00000000) /*!< VREF_plus pin is internally connected to Voltage reference buffer output */
  76. #define SYSCFG_VREFBUF_HIGH_IMPEDANCE_ENABLE VREFBUF_CSR_HIZ /*!< VREF_plus pin is high impedance */
  77. #define IS_SYSCFG_VREFBUF_HIGH_IMPEDANCE(__VALUE__) (((__VALUE__) == SYSCFG_VREFBUF_HIGH_IMPEDANCE_DISABLE) || \
  78. ((__VALUE__) == SYSCFG_VREFBUF_HIGH_IMPEDANCE_ENABLE))
  79. #define IS_SYSCFG_VREFBUF_TRIMMING(__VALUE__) (((__VALUE__) > 0UL) && ((__VALUE__) <= VREFBUF_CCR_TRIM))
  80. /**
  81. * @}
  82. */
  83. #if !defined(SYSCFG_PMCR_BOOSTEN)
  84. /** @defgroup SYSCFG_FastModePlus_GPIO Fast-mode Plus on GPIO
  85. * @{
  86. */
  87. /** @brief Fast-mode Plus driving capability on a specific GPIO
  88. */
  89. #define SYSCFG_FASTMODEPLUS_PB6 SYSCFG_PMCR_I2C_PB6_FMP /*!< Enable Fast-mode Plus on PB6 */
  90. #define SYSCFG_FASTMODEPLUS_PB7 SYSCFG_PMCR_I2C_PB7_FMP /*!< Enable Fast-mode Plus on PB7 */
  91. #define SYSCFG_FASTMODEPLUS_PB8 SYSCFG_PMCR_I2C_PB8_FMP /*!< Enable Fast-mode Plus on PB8 */
  92. #define SYSCFG_FASTMODEPLUS_PB9 SYSCFG_PMCR_I2C_PB9_FMP /*!< Enable Fast-mode Plus on PB9 */
  93. #define IS_SYSCFG_FASTMODEPLUS(__PIN__) ((((__PIN__) & SYSCFG_FASTMODEPLUS_PB6) == SYSCFG_FASTMODEPLUS_PB6) || \
  94. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB7) == SYSCFG_FASTMODEPLUS_PB7) || \
  95. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB8) == SYSCFG_FASTMODEPLUS_PB8) || \
  96. (((__PIN__) & SYSCFG_FASTMODEPLUS_PB9) == SYSCFG_FASTMODEPLUS_PB9))
  97. /**
  98. * @}
  99. */
  100. #endif /* ! SYSCFG_PMCR_BOOSTEN */
  101. #if defined(SYSCFG_ADC2ALT_ADC2_ROUT0) || defined(SYSCFG_ADC2ALT_ADC2_ROUT1)
  102. /** @defgroup SYSCFG_Adc2_Alternate_Connection SYSCFG ADC2 Alternate Connection
  103. * @{
  104. */
  105. /** @brief Adc2 Alternate Connection on Vinp[16] and Vinp[17]
  106. */
  107. #define SYSCFG_ADC2_ROUT0_DAC1_1 ((uint32_t)0x00000000) /*!< DAC1_out1 connected to ADC2 VINP[16] */
  108. #define SYSCFG_ADC2_ROUT0_VBAT4 SYSCFG_ADC2ALT_ADC2_ROUT0 /*!< VBAT/4 connected to ADC2 VINP[16] */
  109. #define SYSCFG_ADC2_ROUT1_DAC1_2 ((uint32_t)0x00000000) /*!< DAC1_out2 connected to ADC2 VINP[17] */
  110. #define SYSCFG_ADC2_ROUT1_VREFINT SYSCFG_ADC2ALT_ADC2_ROUT1 /*!< VREFINT connected to ADC2 VINP[17] */
  111. #define IS_SYSCFG_ADC2ALT_ROUT0(__VALUE__) (((__VALUE__) == SYSCFG_ADC2_ROUT0_DAC1_1) || \
  112. ((__VALUE__) == SYSCFG_ADC2_ROUT0_VBAT4))
  113. #define IS_SYSCFG_ADC2ALT_ROUT1(__VALUE__) (((__VALUE__) == SYSCFG_ADC2_ROUT1_DAC1_2) || \
  114. ((__VALUE__) == SYSCFG_ADC2_ROUT1_VREFINT))
  115. /**
  116. * @}
  117. */
  118. #endif /*SYSCFG_ADC2ALT_ADC2_ROUT0 || SYSCFG_ADC2ALT_ADC2_ROUT1*/
  119. /** @defgroup SYSCFG_Ethernet_Config Ethernet Config
  120. * @{
  121. */
  122. #define SYSCFG_ETH_MII ((uint32_t)0x00000000) /*!< Select the Media Independent Interface */
  123. #define SYSCFG_ETH_RMII SYSCFG_PMCR_EPIS_SEL_2 /*!< Select the Reduced Media Independent Interface */
  124. #define IS_SYSCFG_ETHERNET_CONFIG(CONFIG) (((CONFIG) == SYSCFG_ETH_MII) || \
  125. ((CONFIG) == SYSCFG_ETH_RMII))
  126. /**
  127. * @}
  128. */
  129. /** @defgroup SYSCFG_Analog_Switch_Config Analog Switch Config
  130. * @{
  131. */
  132. #define SYSCFG_SWITCH_PA0 SYSCFG_PMCR_PA0SO /*!< Select PA0 analog switch */
  133. #define SYSCFG_SWITCH_PA1 SYSCFG_PMCR_PA1SO /*!< Select PA1 analog switch */
  134. #define SYSCFG_SWITCH_PC2 SYSCFG_PMCR_PC2SO /*!< Select PC2 analog switch */
  135. #define SYSCFG_SWITCH_PC3 SYSCFG_PMCR_PC3SO /*!< Select PC3 analog switch */
  136. #define SYSCFG_SWITCH_PA0_OPEN SYSCFG_PMCR_PA0SO /*!< PA0 analog switch opened */
  137. #define SYSCFG_SWITCH_PA0_CLOSE ((uint32_t)0x00000000) /*!< PA0 analog switch closed */
  138. #define SYSCFG_SWITCH_PA1_OPEN SYSCFG_PMCR_PA1SO /*!< PA1 analog switch opened */
  139. #define SYSCFG_SWITCH_PA1_CLOSE ((uint32_t)0x00000000) /*!< PA1 analog switch closed*/
  140. #define SYSCFG_SWITCH_PC2_OPEN SYSCFG_PMCR_PC2SO /*!< PC2 analog switch opened */
  141. #define SYSCFG_SWITCH_PC2_CLOSE ((uint32_t)0x00000000) /*!< PC2 analog switch closed */
  142. #define SYSCFG_SWITCH_PC3_OPEN SYSCFG_PMCR_PC3SO /*!< PC3 analog switch opened */
  143. #define SYSCFG_SWITCH_PC3_CLOSE ((uint32_t)0x00000000) /*!< PC3 analog switch closed */
  144. /**
  145. * @}
  146. */
  147. #define IS_SYSCFG_ANALOG_SWITCH(SWITCH) ((((SWITCH) & SYSCFG_SWITCH_PA0) == SYSCFG_SWITCH_PA0)|| \
  148. (((SWITCH) & SYSCFG_SWITCH_PA1) == SYSCFG_SWITCH_PA1) || \
  149. (((SWITCH) & SYSCFG_SWITCH_PC2) == SYSCFG_SWITCH_PC2) || \
  150. (((SWITCH) & SYSCFG_SWITCH_PC3) == SYSCFG_SWITCH_PC3))
  151. #define IS_SYSCFG_SWITCH_STATE(STATE) ((((STATE) & SYSCFG_SWITCH_PA0_OPEN) == SYSCFG_SWITCH_PA0_OPEN) || \
  152. (((STATE) & SYSCFG_SWITCH_PA0_CLOSE) == SYSCFG_SWITCH_PA0_CLOSE) || \
  153. (((STATE) & SYSCFG_SWITCH_PA1_OPEN) == SYSCFG_SWITCH_PA1_OPEN) || \
  154. (((STATE) & SYSCFG_SWITCH_PA1_CLOSE) == SYSCFG_SWITCH_PA1_CLOSE) || \
  155. (((STATE) & SYSCFG_SWITCH_PC2_OPEN) == SYSCFG_SWITCH_PC2_OPEN) || \
  156. (((STATE) & SYSCFG_SWITCH_PC2_CLOSE) == SYSCFG_SWITCH_PC2_CLOSE) || \
  157. (((STATE) & SYSCFG_SWITCH_PC3_OPEN) == SYSCFG_SWITCH_PC3_OPEN) || \
  158. (((STATE) & SYSCFG_SWITCH_PC3_CLOSE) == SYSCFG_SWITCH_PC3_CLOSE))
  159. /** @defgroup SYSCFG_Boot_Config Boot Config
  160. * @{
  161. */
  162. #define SYSCFG_BOOT_ADDR0 ((uint32_t)0x00000000) /*!< Select Boot address0 */
  163. #define SYSCFG_BOOT_ADDR1 ((uint32_t)0x00000001) /*!< Select Boot address1 */
  164. #define IS_SYSCFG_BOOT_REGISTER(REGISTER) (((REGISTER) == SYSCFG_BOOT_ADDR0)|| \
  165. ((REGISTER) == SYSCFG_BOOT_ADDR1))
  166. #define IS_SYSCFG_BOOT_ADDRESS(ADDRESS) ((ADDRESS) < PERIPH_BASE)
  167. /**
  168. * @}
  169. */
  170. /** @defgroup SYSCFG_IOCompenstionCell_Config IOCompenstionCell Config
  171. * @{
  172. */
  173. #define SYSCFG_CELL_CODE ((uint32_t)0x00000000) /*!< Select Code from the cell */
  174. #define SYSCFG_REGISTER_CODE SYSCFG_CCCSR_CS /*!< Code from the SYSCFG compensation cell code register */
  175. #define IS_SYSCFG_CODE_SELECT(SELECT) (((SELECT) == SYSCFG_CELL_CODE)|| \
  176. ((SELECT) == SYSCFG_REGISTER_CODE))
  177. #define IS_SYSCFG_CODE_CONFIG(CONFIG) ((CONFIG) < (0x10UL))
  178. /**
  179. * @}
  180. */
  181. /** @defgroup EXTI_Event_Input_Config Event Input Config
  182. * @{
  183. */
  184. #define EXTI_MODE_IT ((uint32_t)0x00010000)
  185. #define EXTI_MODE_EVT ((uint32_t)0x00020000)
  186. #define EXTI_RISING_EDGE ((uint32_t)0x00100000)
  187. #define EXTI_FALLING_EDGE ((uint32_t)0x00200000)
  188. #define IS_EXTI_EDGE_LINE(EDGE) (((EDGE) == EXTI_RISING_EDGE) || ((EDGE) == EXTI_FALLING_EDGE))
  189. #define IS_EXTI_MODE_LINE(MODE) (((MODE) == EXTI_MODE_IT) || ((MODE) == EXTI_MODE_EVT))
  190. #define EXTI_LINE0 ((uint32_t)0x00) /*!< External interrupt LINE 0 */
  191. #define EXTI_LINE1 ((uint32_t)0x01) /*!< External interrupt LINE 1 */
  192. #define EXTI_LINE2 ((uint32_t)0x02) /*!< External interrupt LINE 2 */
  193. #define EXTI_LINE3 ((uint32_t)0x03) /*!< External interrupt LINE 3 */
  194. #define EXTI_LINE4 ((uint32_t)0x04) /*!< External interrupt LINE 4 */
  195. #define EXTI_LINE5 ((uint32_t)0x05) /*!< External interrupt LINE 5 */
  196. #define EXTI_LINE6 ((uint32_t)0x06) /*!< External interrupt LINE 6 */
  197. #define EXTI_LINE7 ((uint32_t)0x07) /*!< External interrupt LINE 7 */
  198. #define EXTI_LINE8 ((uint32_t)0x08) /*!< External interrupt LINE 8 */
  199. #define EXTI_LINE9 ((uint32_t)0x09) /*!< External interrupt LINE 9 */
  200. #define EXTI_LINE10 ((uint32_t)0x0A) /*!< External interrupt LINE 10 */
  201. #define EXTI_LINE11 ((uint32_t)0x0B) /*!< External interrupt LINE 11 */
  202. #define EXTI_LINE12 ((uint32_t)0x0C) /*!< External interrupt LINE 12 */
  203. #define EXTI_LINE13 ((uint32_t)0x0D) /*!< External interrupt LINE 13 */
  204. #define EXTI_LINE14 ((uint32_t)0x0E) /*!< External interrupt LINE 14 */
  205. #define EXTI_LINE15 ((uint32_t)0x0F) /*!< External interrupt LINE 15 */
  206. #define EXTI_LINE16 ((uint32_t)0x10)
  207. #define EXTI_LINE17 ((uint32_t)0x11)
  208. #define EXTI_LINE18 ((uint32_t)0x12)
  209. #define EXTI_LINE19 ((uint32_t)0x13)
  210. #define EXTI_LINE20 ((uint32_t)0x14)
  211. #define EXTI_LINE21 ((uint32_t)0x15)
  212. #define EXTI_LINE22 ((uint32_t)0x16)
  213. #define EXTI_LINE23 ((uint32_t)0x17)
  214. #define EXTI_LINE24 ((uint32_t)0x18)
  215. #define EXTI_LINE25 ((uint32_t)0x19)
  216. #define EXTI_LINE26 ((uint32_t)0x1A)
  217. #define EXTI_LINE27 ((uint32_t)0x1B)
  218. #define EXTI_LINE28 ((uint32_t)0x1C)
  219. #define EXTI_LINE29 ((uint32_t)0x1D)
  220. #define EXTI_LINE30 ((uint32_t)0x1E)
  221. #define EXTI_LINE31 ((uint32_t)0x1F)
  222. #define EXTI_LINE32 ((uint32_t)0x20)
  223. #define EXTI_LINE33 ((uint32_t)0x21)
  224. #define EXTI_LINE34 ((uint32_t)0x22)
  225. #define EXTI_LINE35 ((uint32_t)0x23)
  226. #define EXTI_LINE36 ((uint32_t)0x24)
  227. #define EXTI_LINE37 ((uint32_t)0x25)
  228. #define EXTI_LINE38 ((uint32_t)0x26)
  229. #define EXTI_LINE39 ((uint32_t)0x27)
  230. #define EXTI_LINE40 ((uint32_t)0x28)
  231. #define EXTI_LINE41 ((uint32_t)0x29)
  232. #define EXTI_LINE42 ((uint32_t)0x2A)
  233. #define EXTI_LINE43 ((uint32_t)0x2B)
  234. #define EXTI_LINE44 ((uint32_t)0x2C) /* Not available in all family lines */
  235. /* EXTI_LINE45 Reserved */
  236. #if defined(DUAL_CORE)
  237. #define EXTI_LINE46 ((uint32_t)0x2E)
  238. #else
  239. /* EXTI_LINE46 Reserved */
  240. #endif /* DUAL_CORE */
  241. #define EXTI_LINE47 ((uint32_t)0x2F)
  242. #define EXTI_LINE48 ((uint32_t)0x30)
  243. #define EXTI_LINE49 ((uint32_t)0x31)
  244. #define EXTI_LINE50 ((uint32_t)0x32)
  245. #define EXTI_LINE51 ((uint32_t)0x33)
  246. #define EXTI_LINE52 ((uint32_t)0x34)
  247. #define EXTI_LINE53 ((uint32_t)0x35)
  248. #define EXTI_LINE54 ((uint32_t)0x36)
  249. #define EXTI_LINE55 ((uint32_t)0x37)
  250. #define EXTI_LINE56 ((uint32_t)0x38)
  251. #define EXTI_LINE57 ((uint32_t)0x39)
  252. #define EXTI_LINE58 ((uint32_t)0x3A)
  253. #define EXTI_LINE59 ((uint32_t)0x3B)
  254. #define EXTI_LINE60 ((uint32_t)0x3C)
  255. #define EXTI_LINE61 ((uint32_t)0x3D)
  256. #define EXTI_LINE62 ((uint32_t)0x3E)
  257. #define EXTI_LINE63 ((uint32_t)0x3F)
  258. #define EXTI_LINE64 ((uint32_t)0x40)
  259. #define EXTI_LINE65 ((uint32_t)0x41)
  260. #define EXTI_LINE66 ((uint32_t)0x42)
  261. #define EXTI_LINE67 ((uint32_t)0x43)
  262. #define EXTI_LINE68 ((uint32_t)0x44)
  263. #define EXTI_LINE69 ((uint32_t)0x45)
  264. #define EXTI_LINE70 ((uint32_t)0x46)
  265. #define EXTI_LINE71 ((uint32_t)0x47)
  266. #define EXTI_LINE72 ((uint32_t)0x48)
  267. #define EXTI_LINE73 ((uint32_t)0x49)
  268. #define EXTI_LINE74 ((uint32_t)0x4A)
  269. #define EXTI_LINE75 ((uint32_t)0x4B) /* Not available in all family lines */
  270. #define EXTI_LINE76 ((uint32_t)0x4C) /* Not available in all family lines */
  271. #if defined(DUAL_CORE)
  272. #define EXTI_LINE77 ((uint32_t)0x4D)
  273. #define EXTI_LINE78 ((uint32_t)0x4E)
  274. #define EXTI_LINE79 ((uint32_t)0x4F)
  275. #define EXTI_LINE80 ((uint32_t)0x50)
  276. #else
  277. /* EXTI_LINE77 Reserved */
  278. /* EXTI_LINE78 Reserved */
  279. /* EXTI_LINE79 Reserved */
  280. /* EXTI_LINE80 Reserved */
  281. #endif /* DUAL_CORE */
  282. /* EXTI_LINE81 Reserved */
  283. #if defined(DUAL_CORE)
  284. #define EXTI_LINE82 ((uint32_t)0x52)
  285. #else
  286. /* EXTI_LINE82 Reserved */
  287. #endif /* DUAL_CORE */
  288. /* EXTI_LINE83 Reserved */
  289. #if defined(DUAL_CORE)
  290. #define EXTI_LINE84 ((uint32_t)0x54)
  291. #else
  292. /* EXTI_LINE84 Reserved */
  293. #endif /* DUAL_CORE */
  294. #define EXTI_LINE85 ((uint32_t)0x55)
  295. #define EXTI_LINE86 ((uint32_t)0x56) /* Not available in all family lines */
  296. #define EXTI_LINE87 ((uint32_t)0x57)
  297. #define EXTI_LINE88 ((uint32_t)0x58) /* Not available in all family lines */
  298. #define EXTI_LINE89 ((uint32_t)0x59) /* Not available in all family lines */
  299. #define EXTI_LINE90 ((uint32_t)0x5A) /* Not available in all family lines */
  300. #define EXTI_LINE91 ((uint32_t)0x5B) /* Not available in all family lines */
  301. #if defined(DUAL_CORE)
  302. #define IS_HAL_EXTI_CONFIG_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  303. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  304. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  305. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  306. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  307. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  308. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  309. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  310. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  311. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  312. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  313. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE51) || \
  314. ((LINE) == EXTI_LINE82) || ((LINE) == EXTI_LINE84) || \
  315. ((LINE) == EXTI_LINE85) || ((LINE) == EXTI_LINE86))
  316. #else
  317. #define IS_HAL_EXTI_CONFIG_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1)|| \
  318. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  319. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  320. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  321. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  322. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  323. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  324. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  325. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  326. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  327. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  328. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE51) || \
  329. ((LINE) == EXTI_LINE85) || ((LINE) == EXTI_LINE86))
  330. #endif /* DUAL_CORE */
  331. #if defined(DUAL_CORE)
  332. #define IS_EXTI_ALL_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  333. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  334. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  335. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  336. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  337. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  338. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  339. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  340. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  341. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  342. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  343. ((LINE) == EXTI_LINE22) || ((LINE) == EXTI_LINE23) || \
  344. ((LINE) == EXTI_LINE24) || ((LINE) == EXTI_LINE25) || \
  345. ((LINE) == EXTI_LINE26) || ((LINE) == EXTI_LINE27) || \
  346. ((LINE) == EXTI_LINE28) || ((LINE) == EXTI_LINE29) || \
  347. ((LINE) == EXTI_LINE30) || ((LINE) == EXTI_LINE31) || \
  348. ((LINE) == EXTI_LINE32) || ((LINE) == EXTI_LINE33) || \
  349. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  350. ((LINE) == EXTI_LINE36) || ((LINE) == EXTI_LINE37) || \
  351. ((LINE) == EXTI_LINE38) || ((LINE) == EXTI_LINE39) || \
  352. ((LINE) == EXTI_LINE40) || ((LINE) == EXTI_LINE41) || \
  353. ((LINE) == EXTI_LINE42) || ((LINE) == EXTI_LINE43) || \
  354. ((LINE) == EXTI_LINE44) || ((LINE) == EXTI_LINE46) || \
  355. ((LINE) == EXTI_LINE47) || ((LINE) == EXTI_LINE48) || \
  356. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  357. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  358. ((LINE) == EXTI_LINE53) || ((LINE) == EXTI_LINE54) || \
  359. ((LINE) == EXTI_LINE55) || ((LINE) == EXTI_LINE56) || \
  360. ((LINE) == EXTI_LINE57) || ((LINE) == EXTI_LINE58) || \
  361. ((LINE) == EXTI_LINE59) || ((LINE) == EXTI_LINE60) || \
  362. ((LINE) == EXTI_LINE61) || ((LINE) == EXTI_LINE62) || \
  363. ((LINE) == EXTI_LINE63) || ((LINE) == EXTI_LINE64) || \
  364. ((LINE) == EXTI_LINE65) || ((LINE) == EXTI_LINE66) || \
  365. ((LINE) == EXTI_LINE67) || ((LINE) == EXTI_LINE68) || \
  366. ((LINE) == EXTI_LINE69) || ((LINE) == EXTI_LINE70) || \
  367. ((LINE) == EXTI_LINE71) || ((LINE) == EXTI_LINE72) || \
  368. ((LINE) == EXTI_LINE73) || ((LINE) == EXTI_LINE74) || \
  369. ((LINE) == EXTI_LINE75) || ((LINE) == EXTI_LINE76) || \
  370. ((LINE) == EXTI_LINE77) || ((LINE) == EXTI_LINE79) || \
  371. ((LINE) == EXTI_LINE84) || ((LINE) == EXTI_LINE85) || \
  372. ((LINE) == EXTI_LINE86) || ((LINE) == EXTI_LINE87) || \
  373. ((LINE) == EXTI_LINE78) || \
  374. ((LINE) == EXTI_LINE80) || ((LINE) == EXTI_LINE82))
  375. #else
  376. #define IS_EXTI_ALL_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  377. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  378. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  379. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  380. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  381. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  382. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  383. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  384. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  385. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  386. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  387. ((LINE) == EXTI_LINE22) || ((LINE) == EXTI_LINE23) || \
  388. ((LINE) == EXTI_LINE24) || ((LINE) == EXTI_LINE25) || \
  389. ((LINE) == EXTI_LINE26) || ((LINE) == EXTI_LINE27) || \
  390. ((LINE) == EXTI_LINE28) || ((LINE) == EXTI_LINE29) || \
  391. ((LINE) == EXTI_LINE30) || ((LINE) == EXTI_LINE31) || \
  392. ((LINE) == EXTI_LINE32) || ((LINE) == EXTI_LINE33) || \
  393. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  394. ((LINE) == EXTI_LINE36) || ((LINE) == EXTI_LINE37) || \
  395. ((LINE) == EXTI_LINE38) || ((LINE) == EXTI_LINE39) || \
  396. ((LINE) == EXTI_LINE40) || ((LINE) == EXTI_LINE41) || \
  397. ((LINE) == EXTI_LINE42) || ((LINE) == EXTI_LINE43) || \
  398. ((LINE) == EXTI_LINE44) || \
  399. ((LINE) == EXTI_LINE47) || ((LINE) == EXTI_LINE48) || \
  400. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  401. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  402. ((LINE) == EXTI_LINE53) || ((LINE) == EXTI_LINE54) || \
  403. ((LINE) == EXTI_LINE55) || ((LINE) == EXTI_LINE56) || \
  404. ((LINE) == EXTI_LINE57) || ((LINE) == EXTI_LINE58) || \
  405. ((LINE) == EXTI_LINE59) || ((LINE) == EXTI_LINE60) || \
  406. ((LINE) == EXTI_LINE61) || ((LINE) == EXTI_LINE62) || \
  407. ((LINE) == EXTI_LINE63) || ((LINE) == EXTI_LINE64) || \
  408. ((LINE) == EXTI_LINE65) || ((LINE) == EXTI_LINE66) || \
  409. ((LINE) == EXTI_LINE67) || ((LINE) == EXTI_LINE68) || \
  410. ((LINE) == EXTI_LINE69) || ((LINE) == EXTI_LINE70) || \
  411. ((LINE) == EXTI_LINE71) || ((LINE) == EXTI_LINE72) || \
  412. ((LINE) == EXTI_LINE73) || ((LINE) == EXTI_LINE74) || \
  413. ((LINE) == EXTI_LINE75) || ((LINE) == EXTI_LINE76) || \
  414. ((LINE) == EXTI_LINE85) || \
  415. ((LINE) == EXTI_LINE86) || ((LINE) == EXTI_LINE87) || \
  416. ((LINE) == EXTI_LINE88) || ((LINE) == EXTI_LINE89) || \
  417. ((LINE) == EXTI_LINE90) || ((LINE) == EXTI_LINE91))
  418. #endif /*DUAL_CORE*/
  419. #if defined(DUAL_CORE)
  420. #define IS_EXTI_D1_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  421. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  422. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  423. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  424. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  425. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  426. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  427. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  428. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  429. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  430. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  431. ((LINE) == EXTI_LINE22) || ((LINE) == EXTI_LINE23) || \
  432. ((LINE) == EXTI_LINE24) || ((LINE) == EXTI_LINE25) || \
  433. ((LINE) == EXTI_LINE26) || ((LINE) == EXTI_LINE27) || \
  434. ((LINE) == EXTI_LINE28) || ((LINE) == EXTI_LINE29) || \
  435. ((LINE) == EXTI_LINE30) || ((LINE) == EXTI_LINE31) || \
  436. ((LINE) == EXTI_LINE32) || ((LINE) == EXTI_LINE33) || \
  437. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  438. ((LINE) == EXTI_LINE36) || ((LINE) == EXTI_LINE37) || \
  439. ((LINE) == EXTI_LINE38) || ((LINE) == EXTI_LINE39) || \
  440. ((LINE) == EXTI_LINE40) || ((LINE) == EXTI_LINE41) || \
  441. ((LINE) == EXTI_LINE42) || ((LINE) == EXTI_LINE43) || \
  442. ((LINE) == EXTI_LINE44) || ((LINE) == EXTI_LINE46) || \
  443. ((LINE) == EXTI_LINE47) || ((LINE) == EXTI_LINE48) || \
  444. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  445. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  446. ((LINE) == EXTI_LINE53) || ((LINE) == EXTI_LINE54) || \
  447. ((LINE) == EXTI_LINE55) || ((LINE) == EXTI_LINE56) || \
  448. ((LINE) == EXTI_LINE57) || ((LINE) == EXTI_LINE58) || \
  449. ((LINE) == EXTI_LINE59) || ((LINE) == EXTI_LINE60) || \
  450. ((LINE) == EXTI_LINE61) || ((LINE) == EXTI_LINE62) || \
  451. ((LINE) == EXTI_LINE63) || ((LINE) == EXTI_LINE64) || \
  452. ((LINE) == EXTI_LINE65) || ((LINE) == EXTI_LINE66) || \
  453. ((LINE) == EXTI_LINE67) || ((LINE) == EXTI_LINE68) || \
  454. ((LINE) == EXTI_LINE69) || ((LINE) == EXTI_LINE70) || \
  455. ((LINE) == EXTI_LINE71) || ((LINE) == EXTI_LINE72) || \
  456. ((LINE) == EXTI_LINE73) || ((LINE) == EXTI_LINE74) || \
  457. ((LINE) == EXTI_LINE75) || ((LINE) == EXTI_LINE76) || \
  458. ((LINE) == EXTI_LINE77) || ((LINE) == EXTI_LINE79) || \
  459. ((LINE) == EXTI_LINE84) || ((LINE) == EXTI_LINE85) || \
  460. ((LINE) == EXTI_LINE86) || ((LINE) == EXTI_LINE87))
  461. #else
  462. #define IS_EXTI_D1_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  463. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  464. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  465. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  466. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  467. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  468. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  469. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  470. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  471. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  472. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  473. ((LINE) == EXTI_LINE22) || ((LINE) == EXTI_LINE23) || \
  474. ((LINE) == EXTI_LINE24) || ((LINE) == EXTI_LINE25) || \
  475. ((LINE) == EXTI_LINE26) || ((LINE) == EXTI_LINE27) || \
  476. ((LINE) == EXTI_LINE28) || ((LINE) == EXTI_LINE29) || \
  477. ((LINE) == EXTI_LINE30) || ((LINE) == EXTI_LINE31) || \
  478. ((LINE) == EXTI_LINE32) || ((LINE) == EXTI_LINE33) || \
  479. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  480. ((LINE) == EXTI_LINE36) || ((LINE) == EXTI_LINE37) || \
  481. ((LINE) == EXTI_LINE38) || ((LINE) == EXTI_LINE39) || \
  482. ((LINE) == EXTI_LINE40) || ((LINE) == EXTI_LINE41) || \
  483. ((LINE) == EXTI_LINE42) || ((LINE) == EXTI_LINE43) || \
  484. ((LINE) == EXTI_LINE44) || \
  485. ((LINE) == EXTI_LINE47) || ((LINE) == EXTI_LINE48) || \
  486. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  487. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  488. ((LINE) == EXTI_LINE53) || ((LINE) == EXTI_LINE54) || \
  489. ((LINE) == EXTI_LINE55) || ((LINE) == EXTI_LINE56) || \
  490. ((LINE) == EXTI_LINE57) || ((LINE) == EXTI_LINE58) || \
  491. ((LINE) == EXTI_LINE59) || ((LINE) == EXTI_LINE60) || \
  492. ((LINE) == EXTI_LINE61) || ((LINE) == EXTI_LINE62) || \
  493. ((LINE) == EXTI_LINE63) || ((LINE) == EXTI_LINE64) || \
  494. ((LINE) == EXTI_LINE65) || ((LINE) == EXTI_LINE66) || \
  495. ((LINE) == EXTI_LINE67) || ((LINE) == EXTI_LINE68) || \
  496. ((LINE) == EXTI_LINE69) || ((LINE) == EXTI_LINE70) || \
  497. ((LINE) == EXTI_LINE71) || ((LINE) == EXTI_LINE72) || \
  498. ((LINE) == EXTI_LINE73) || ((LINE) == EXTI_LINE74) || \
  499. ((LINE) == EXTI_LINE75) || ((LINE) == EXTI_LINE76) || \
  500. ((LINE) == EXTI_LINE85) || \
  501. ((LINE) == EXTI_LINE86) || ((LINE) == EXTI_LINE87) || \
  502. ((LINE) == EXTI_LINE88) || ((LINE) == EXTI_LINE89) || \
  503. ((LINE) == EXTI_LINE90) || ((LINE) == EXTI_LINE91))
  504. #endif /*DUAL_CORE*/
  505. #if defined(DUAL_CORE)
  506. #define IS_EXTI_D2_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  507. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  508. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  509. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  510. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  511. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  512. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  513. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  514. ((LINE) == EXTI_LINE16) || ((LINE) == EXTI_LINE17) || \
  515. ((LINE) == EXTI_LINE18) || ((LINE) == EXTI_LINE19) || \
  516. ((LINE) == EXTI_LINE20) || ((LINE) == EXTI_LINE21) || \
  517. ((LINE) == EXTI_LINE22) || ((LINE) == EXTI_LINE23) || \
  518. ((LINE) == EXTI_LINE24) || ((LINE) == EXTI_LINE25) || \
  519. ((LINE) == EXTI_LINE26) || ((LINE) == EXTI_LINE27) || \
  520. ((LINE) == EXTI_LINE28) || ((LINE) == EXTI_LINE29) || \
  521. ((LINE) == EXTI_LINE30) || ((LINE) == EXTI_LINE31) || \
  522. ((LINE) == EXTI_LINE32) || ((LINE) == EXTI_LINE33) || \
  523. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  524. ((LINE) == EXTI_LINE36) || ((LINE) == EXTI_LINE37) || \
  525. ((LINE) == EXTI_LINE38) || ((LINE) == EXTI_LINE39) || \
  526. ((LINE) == EXTI_LINE40) || ((LINE) == EXTI_LINE41) || \
  527. ((LINE) == EXTI_LINE42) || ((LINE) == EXTI_LINE43) || \
  528. ((LINE) == EXTI_LINE44) || ((LINE) == EXTI_LINE46) || \
  529. ((LINE) == EXTI_LINE47) || ((LINE) == EXTI_LINE48) || \
  530. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  531. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  532. ((LINE) == EXTI_LINE53) || ((LINE) == EXTI_LINE54) || \
  533. ((LINE) == EXTI_LINE55) || ((LINE) == EXTI_LINE56) || \
  534. ((LINE) == EXTI_LINE57) || ((LINE) == EXTI_LINE58) || \
  535. ((LINE) == EXTI_LINE59) || ((LINE) == EXTI_LINE60) || \
  536. ((LINE) == EXTI_LINE61) || ((LINE) == EXTI_LINE62) || \
  537. ((LINE) == EXTI_LINE63) || ((LINE) == EXTI_LINE64) || \
  538. ((LINE) == EXTI_LINE65) || ((LINE) == EXTI_LINE66) || \
  539. ((LINE) == EXTI_LINE67) || ((LINE) == EXTI_LINE68) || \
  540. ((LINE) == EXTI_LINE69) || ((LINE) == EXTI_LINE70) || \
  541. ((LINE) == EXTI_LINE71) || ((LINE) == EXTI_LINE72) || \
  542. ((LINE) == EXTI_LINE73) || ((LINE) == EXTI_LINE74) || \
  543. ((LINE) == EXTI_LINE75) || ((LINE) == EXTI_LINE76) || \
  544. ((LINE) == EXTI_LINE78) || ((LINE) == EXTI_LINE80) || \
  545. ((LINE) == EXTI_LINE82) || ((LINE) == EXTI_LINE85) || \
  546. ((LINE) == EXTI_LINE86) || ((LINE) == EXTI_LINE87))
  547. #endif /*DUAL_CORE*/
  548. #if defined(DUAL_CORE)
  549. #define IS_EXTI_D3_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  550. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  551. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  552. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  553. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  554. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  555. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  556. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  557. ((LINE) == EXTI_LINE19) || ((LINE) == EXTI_LINE20) || \
  558. ((LINE) == EXTI_LINE21) || ((LINE) == EXTI_LINE25) || \
  559. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  560. ((LINE) == EXTI_LINE41) || ((LINE) == EXTI_LINE48) || \
  561. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  562. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  563. ((LINE) == EXTI_LINE53))
  564. #elif (POWER_DOMAINS_NUMBER == 3U)
  565. #define IS_EXTI_D3_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  566. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  567. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  568. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  569. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  570. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  571. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  572. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  573. ((LINE) == EXTI_LINE19) || ((LINE) == EXTI_LINE20) || \
  574. ((LINE) == EXTI_LINE21) || ((LINE) == EXTI_LINE25) || \
  575. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  576. ((LINE) == EXTI_LINE41) || ((LINE) == EXTI_LINE48) || \
  577. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  578. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE52) || \
  579. ((LINE) == EXTI_LINE53) || ((LINE) == EXTI_LINE88))
  580. #else
  581. #define IS_EXTI_D3_LINE(LINE) (((LINE) == EXTI_LINE0) || ((LINE) == EXTI_LINE1) || \
  582. ((LINE) == EXTI_LINE2) || ((LINE) == EXTI_LINE3) || \
  583. ((LINE) == EXTI_LINE4) || ((LINE) == EXTI_LINE5) || \
  584. ((LINE) == EXTI_LINE6) || ((LINE) == EXTI_LINE7) || \
  585. ((LINE) == EXTI_LINE8) || ((LINE) == EXTI_LINE9) || \
  586. ((LINE) == EXTI_LINE10) || ((LINE) == EXTI_LINE11) || \
  587. ((LINE) == EXTI_LINE12) || ((LINE) == EXTI_LINE13) || \
  588. ((LINE) == EXTI_LINE14) || ((LINE) == EXTI_LINE15) || \
  589. ((LINE) == EXTI_LINE19) || ((LINE) == EXTI_LINE20) || \
  590. ((LINE) == EXTI_LINE21) || ((LINE) == EXTI_LINE25) || \
  591. ((LINE) == EXTI_LINE34) || ((LINE) == EXTI_LINE35) || \
  592. ((LINE) == EXTI_LINE41) || ((LINE) == EXTI_LINE48) || \
  593. ((LINE) == EXTI_LINE49) || ((LINE) == EXTI_LINE50) || \
  594. ((LINE) == EXTI_LINE51) || ((LINE) == EXTI_LINE88))
  595. #endif /*DUAL_CORE*/
  596. #define BDMA_CH6_CLEAR ((uint32_t)0x00000000) /*!< BDMA ch6 event selected as D3 domain pendclear source*/
  597. #define BDMA_CH7_CLEAR ((uint32_t)0x00000001) /*!< BDMA ch7 event selected as D3 domain pendclear source*/
  598. #if defined (LPTIM4)
  599. #define LPTIM4_OUT_CLEAR ((uint32_t)0x00000002) /*!< LPTIM4 out selected as D3 domain pendclear source*/
  600. #else
  601. #define LPTIM2_OUT_CLEAR ((uint32_t)0x00000002) /*!< LPTIM2 out selected as D3 domain pendclear source*/
  602. #endif /* LPTIM4 */
  603. #if defined (LPTIM5)
  604. #define LPTIM5_OUT_CLEAR ((uint32_t)0x00000003) /*!< LPTIM5 out selected as D3 domain pendclear source*/
  605. #else
  606. #define LPTIM3_OUT_CLEAR ((uint32_t)0x00000003) /*!< LPTIM3 out selected as D3 domain pendclear source*/
  607. #endif /* LPTIM5 */
  608. #if defined (LPTIM4) && defined (LPTIM5)
  609. #define IS_EXTI_D3_CLEAR(SOURCE) (((SOURCE) == BDMA_CH6_CLEAR) || ((SOURCE) == BDMA_CH7_CLEAR) || \
  610. ((SOURCE) == LPTIM4_OUT_CLEAR) || ((SOURCE) == LPTIM5_OUT_CLEAR))
  611. #else
  612. #define IS_EXTI_D3_CLEAR(SOURCE) (((SOURCE) == BDMA_CH6_CLEAR) || ((SOURCE) == BDMA_CH7_CLEAR) || \
  613. ((SOURCE) == LPTIM2_OUT_CLEAR) || ((SOURCE) == LPTIM3_OUT_CLEAR))
  614. #endif /* LPTIM4 LPTIM5 */
  615. /**
  616. * @}
  617. */
  618. /** @defgroup FMC_SwapBankMapping_Config SwapBankMapping Config
  619. * @{
  620. */
  621. #define FMC_SWAPBMAP_DISABLE (0x00000000U)
  622. #define FMC_SWAPBMAP_SDRAM_SRAM FMC_BCR1_BMAP_0
  623. #define FMC_SWAPBMAP_SDRAMB2 FMC_BCR1_BMAP_1
  624. #define IS_FMC_SWAPBMAP_MODE(__MODE__) (((__MODE__) == FMC_SWAPBMAP_DISABLE) || \
  625. ((__MODE__) == FMC_SWAPBMAP_SDRAM_SRAM) || \
  626. ((__MODE__) == FMC_SWAPBMAP_SDRAMB2))
  627. /**
  628. * @}
  629. */
  630. /* Exported macro ------------------------------------------------------------*/
  631. #if defined(DUAL_CORE)
  632. /** @defgroup ART_Exported_Macros ART Exported Macros
  633. * @{
  634. */
  635. /** @brief ART Enable Macro.
  636. * Enable the Cortex-M4 ART cache.
  637. */
  638. #define __HAL_ART_ENABLE() SET_BIT(ART->CTR, ART_CTR_EN)
  639. /** @brief ART Disable Macro.
  640. * Disable the Cortex-M4 ART cache.
  641. */
  642. #define __HAL_ART_DISABLE() CLEAR_BIT(ART->CTR, ART_CTR_EN)
  643. /** @brief ART Cache BaseAddress Config.
  644. * Configure the Cortex-M4 ART cache Base Address.
  645. */
  646. #define __HAL_ART_CONFIG_BASE_ADDRESS(__BASE_ADDRESS__) MODIFY_REG(ART->CTR, ART_CTR_PCACHEADDR, (((__BASE_ADDRESS__) >> 12U) & 0x000FFF00UL))
  647. /**
  648. * @}
  649. */
  650. #endif /* DUAL_CORE */
  651. /** @defgroup SYSCFG_Exported_Macros SYSCFG Exported Macros
  652. * @{
  653. */
  654. /** @brief SYSCFG Break AXIRAM double ECC lock.
  655. * Enable and lock the connection of AXIRAM double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  656. * @note The selected configuration is locked and can be unlocked only by system reset.
  657. This feature is available on STM32H7 rev.B and above.
  658. */
  659. #define __HAL_SYSCFG_BREAK_AXISRAM_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_AXISRAML)
  660. /** @brief SYSCFG Break ITCM double ECC lock.
  661. * Enable and lock the connection of ITCM double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  662. * @note The selected configuration is locked and can be unlocked only by system reset.
  663. This feature is available on STM32H7 rev.B and above.
  664. */
  665. #define __HAL_SYSCFG_BREAK_ITCM_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_ITCML)
  666. /** @brief SYSCFG Break DTCM double ECC lock.
  667. * Enable and lock the connection of DTCM double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  668. * @note The selected configuration is locked and can be unlocked only by system reset.
  669. This feature is available on STM32H7 rev.B and above.
  670. */
  671. #define __HAL_SYSCFG_BREAK_DTCM_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_DTCML)
  672. /** @brief SYSCFG Break SRAM1 double ECC lock.
  673. * Enable and lock the connection of SRAM1 double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  674. * @note The selected configuration is locked and can be unlocked only by system reset.
  675. This feature is available on STM32H7 rev.B and above.
  676. */
  677. #define __HAL_SYSCFG_BREAK_SRAM1_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_SRAM1L)
  678. /** @brief SYSCFG Break SRAM2 double ECC lock.
  679. * Enable and lock the connection of SRAM2 double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  680. * @note The selected configuration is locked and can be unlocked only by system reset.
  681. This feature is available on STM32H7 rev.B and above.
  682. */
  683. #define __HAL_SYSCFG_BREAK_SRAM2_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_SRAM2L)
  684. /** @brief SYSCFG Break SRAM3 double ECC lock.
  685. * Enable and lock the connection of SRAM3 double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  686. * @note The selected configuration is locked and can be unlocked only by system reset.
  687. This feature is available on STM32H7 rev.B and above.
  688. */
  689. #define __HAL_SYSCFG_BREAK_SRAM3_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_SRAM3L)
  690. /** @brief SYSCFG Break SRAM4 double ECC lock.
  691. * Enable and lock the connection of SRAM4 double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  692. * @note The selected configuration is locked and can be unlocked only by system reset.
  693. This feature is available on STM32H7 rev.B and above.
  694. */
  695. #define __HAL_SYSCFG_BREAK_SRAM4_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_SRAM4L)
  696. /** @brief SYSCFG Break Backup SRAM double ECC lock.
  697. * Enable and lock the connection of Backup SRAM double ECC error to TIM1/8/15/16/17 and HRTIMER Break input.
  698. * @note The selected configuration is locked and can be unlocked only by system reset.
  699. This feature is available on STM32H7 rev.B and above.
  700. */
  701. #define __HAL_SYSCFG_BREAK_BKRAM_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_BKRAML)
  702. /** @brief SYSCFG Break Cortex-M7 Lockup lock.
  703. * Enable and lock the connection of Cortex-M7 LOCKUP output to TIM1/8/15/16/17 and HRTIMER Break input.
  704. * @note The selected configuration is locked and can be unlocked only by system reset.
  705. This feature is available on STM32H7 rev.B and above.
  706. */
  707. #define __HAL_SYSCFG_BREAK_CM7_LOCKUP_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_CM7L)
  708. /** @brief SYSCFG Break FLASH double ECC lock.
  709. * Enable and lock the connection of Flash double ECC error connection to TIM1/8/15/16/17 and HRTIMER Break input.
  710. * @note The selected configuration is locked and can be unlocked only by system reset.
  711. This feature is available on STM32H7 rev.B and above.
  712. */
  713. #define __HAL_SYSCFG_BREAK_FLASH_DBL_ECC_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_FLASHL)
  714. /** @brief SYSCFG Break PVD lock.
  715. * Enable and lock the PVD connection to Timer1/8/15/16/17 and HRTIMER Break input, as well as the PVDE and PLS[2:0] in the PWR_CR1 register.
  716. * @note The selected configuration is locked and can be unlocked only by system reset.
  717. This feature is available on STM32H7 rev.B and above.
  718. */
  719. #define __HAL_SYSCFG_BREAK_PVD_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_PVDL)
  720. #if defined(DUAL_CORE)
  721. /** @brief SYSCFG Break Cortex-M4 Lockup lock.
  722. * Enable and lock the connection of Cortex-M4 LOCKUP output to TIM1/8/15/16/17 and HRTIMER Break input.
  723. * @note The selected configuration is locked and can be unlocked only by system reset.
  724. This feature is available on STM32H7 rev.B and above.
  725. */
  726. #define __HAL_SYSCFG_BREAK_CM4_LOCKUP_LOCK() SET_BIT(SYSCFG->CFGR, SYSCFG_CFGR_CM4L)
  727. #endif /* DUAL_CORE */
  728. #if !defined(SYSCFG_PMCR_BOOSTEN)
  729. /** @brief Fast-mode Plus driving capability enable/disable macros
  730. * @param __FASTMODEPLUS__ This parameter can be a value of :
  731. * @arg @ref SYSCFG_FASTMODEPLUS_PB6 Fast-mode Plus driving capability activation on PB6
  732. * @arg @ref SYSCFG_FASTMODEPLUS_PB7 Fast-mode Plus driving capability activation on PB7
  733. * @arg @ref SYSCFG_FASTMODEPLUS_PB8 Fast-mode Plus driving capability activation on PB8
  734. * @arg @ref SYSCFG_FASTMODEPLUS_PB9 Fast-mode Plus driving capability activation on PB9
  735. */
  736. #define __HAL_SYSCFG_FASTMODEPLUS_ENABLE(__FASTMODEPLUS__) do {assert_param(IS_SYSCFG_FASTMODEPLUS((__FASTMODEPLUS__)));\
  737. SET_BIT(SYSCFG->PMCR, (__FASTMODEPLUS__));\
  738. }while(0)
  739. #define __HAL_SYSCFG_FASTMODEPLUS_DISABLE(__FASTMODEPLUS__) do {assert_param(IS_SYSCFG_FASTMODEPLUS((__FASTMODEPLUS__)));\
  740. CLEAR_BIT(SYSCFG->PMCR, (__FASTMODEPLUS__));\
  741. }while(0)
  742. #endif /* !SYSCFG_PMCR_BOOSTEN */
  743. /**
  744. * @}
  745. */
  746. /** @brief Freeze/Unfreeze Peripherals in Debug mode
  747. */
  748. #define __HAL_DBGMCU_FREEZE_WWDG1() (DBGMCU->APB3FZ1 |= (DBGMCU_APB3FZ1_DBG_WWDG1))
  749. #define __HAL_DBGMCU_FREEZE_TIM2() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM2))
  750. #define __HAL_DBGMCU_FREEZE_TIM3() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM3))
  751. #define __HAL_DBGMCU_FREEZE_TIM4() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM4))
  752. #define __HAL_DBGMCU_FREEZE_TIM5() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM5))
  753. #define __HAL_DBGMCU_FREEZE_TIM6() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM6))
  754. #define __HAL_DBGMCU_FREEZE_TIM7() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM7))
  755. #define __HAL_DBGMCU_FREEZE_TIM12() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM12))
  756. #define __HAL_DBGMCU_FREEZE_TIM13() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM13))
  757. #define __HAL_DBGMCU_FREEZE_TIM14() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_TIM14))
  758. #define __HAL_DBGMCU_FREEZE_LPTIM1() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_LPTIM1))
  759. #define __HAL_DBGMCU_FREEZE_I2C1() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_I2C1))
  760. #define __HAL_DBGMCU_FREEZE_I2C2() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_I2C2))
  761. #define __HAL_DBGMCU_FREEZE_I2C3() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_I2C3))
  762. #if defined(I2C5)
  763. #define __HAL_DBGMCU_FREEZE_I2C5() (DBGMCU->APB1LFZ1 |= (DBGMCU_APB1LFZ1_DBG_I2C5))
  764. #endif /*I2C5*/
  765. #if defined(DBGMCU_APB1HFZ1_DBG_FDCAN)
  766. #define __HAL_DBGMCU_FREEZE_FDCAN() (DBGMCU->APB1HFZ1 |= (DBGMCU_APB1HFZ1_DBG_FDCAN))
  767. #endif /*DBGMCU_APB1HFZ1_DBG_FDCAN*/
  768. #if defined(TIM23)
  769. #define __HAL_DBGMCU_FREEZE_TIM23() (DBGMCU->APB1HFZ1 |= (DBGMCU_APB1HFZ1_DBG_TIM23))
  770. #endif /*TIM23*/
  771. #if defined(TIM24)
  772. #define __HAL_DBGMCU_FREEZE_TIM24() (DBGMCU->APB1HFZ1 |= (DBGMCU_APB1HFZ1_DBG_TIM24))
  773. #endif /*TIM24*/
  774. #define __HAL_DBGMCU_FREEZE_TIM1() (DBGMCU->APB2FZ1 |= (DBGMCU_APB2FZ1_DBG_TIM1))
  775. #define __HAL_DBGMCU_FREEZE_TIM8() (DBGMCU->APB2FZ1 |= (DBGMCU_APB2FZ1_DBG_TIM8))
  776. #define __HAL_DBGMCU_FREEZE_TIM15() (DBGMCU->APB2FZ1 |= (DBGMCU_APB2FZ1_DBG_TIM15))
  777. #define __HAL_DBGMCU_FREEZE_TIM16() (DBGMCU->APB2FZ1 |= (DBGMCU_APB2FZ1_DBG_TIM16))
  778. #define __HAL_DBGMCU_FREEZE_TIM17() (DBGMCU->APB2FZ1 |= (DBGMCU_APB2FZ1_DBG_TIM17))
  779. #define __HAL_DBGMCU_FREEZE_HRTIM() (DBGMCU->APB2FZ1 |= (DBGMCU_APB2FZ1_DBG_HRTIM))
  780. #define __HAL_DBGMCU_FREEZE_I2C4() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_I2C4))
  781. #define __HAL_DBGMCU_FREEZE_LPTIM2() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_LPTIM2))
  782. #define __HAL_DBGMCU_FREEZE_LPTIM3() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_LPTIM3))
  783. #define __HAL_DBGMCU_FREEZE_LPTIM4() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_LPTIM4))
  784. #define __HAL_DBGMCU_FREEZE_LPTIM5() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_LPTIM5))
  785. #define __HAL_DBGMCU_FREEZE_RTC() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_RTC))
  786. #define __HAL_DBGMCU_FREEZE_IWDG1() (DBGMCU->APB4FZ1 |= (DBGMCU_APB4FZ1_DBG_IWDG1))
  787. #define __HAL_DBGMCU_UnFreeze_WWDG1() (DBGMCU->APB3FZ1 &= ~ (DBGMCU_APB3FZ1_DBG_WWDG1))
  788. #define __HAL_DBGMCU_UnFreeze_TIM2() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM2))
  789. #define __HAL_DBGMCU_UnFreeze_TIM3() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM3))
  790. #define __HAL_DBGMCU_UnFreeze_TIM4() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM4))
  791. #define __HAL_DBGMCU_UnFreeze_TIM5() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM5))
  792. #define __HAL_DBGMCU_UnFreeze_TIM6() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM6))
  793. #define __HAL_DBGMCU_UnFreeze_TIM7() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM7))
  794. #define __HAL_DBGMCU_UnFreeze_TIM12() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM12))
  795. #define __HAL_DBGMCU_UnFreeze_TIM13() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM13))
  796. #define __HAL_DBGMCU_UnFreeze_TIM14() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_TIM14))
  797. #define __HAL_DBGMCU_UnFreeze_LPTIM1() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_LPTIM1))
  798. #define __HAL_DBGMCU_UnFreeze_I2C1() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_I2C1))
  799. #define __HAL_DBGMCU_UnFreeze_I2C2() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_I2C2))
  800. #define __HAL_DBGMCU_UnFreeze_I2C3() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_I2C3))
  801. #if defined(I2C5)
  802. #define __HAL_DBGMCU_UnFreeze_I2C5() (DBGMCU->APB1LFZ1 &= ~ (DBGMCU_APB1LFZ1_DBG_I2C5))
  803. #endif /*I2C5*/
  804. #if defined(DBGMCU_APB1HFZ1_DBG_FDCAN)
  805. #define __HAL_DBGMCU_UnFreeze_FDCAN() (DBGMCU->APB1HFZ1 &= ~ (DBGMCU_APB1HFZ1_DBG_FDCAN))
  806. #endif /*DBGMCU_APB1HFZ1_DBG_FDCAN*/
  807. #if defined(TIM23)
  808. #define __HAL_DBGMCU_UnFreeze_TIM23() (DBGMCU->APB1HFZ1 &= ~ (DBGMCU_APB1HFZ1_DBG_TIM23))
  809. #endif /*TIM23*/
  810. #if defined(TIM24)
  811. #define __HAL_DBGMCU_UnFreeze_TIM24() (DBGMCU->APB1HFZ1 &= ~ (DBGMCU_APB1HFZ1_DBG_TIM24))
  812. #endif /*TIM24*/
  813. #define __HAL_DBGMCU_UnFreeze_TIM1() (DBGMCU->APB2FZ1 &= ~ (DBGMCU_APB2FZ1_DBG_TIM1))
  814. #define __HAL_DBGMCU_UnFreeze_TIM8() (DBGMCU->APB2FZ1 &= ~ (DBGMCU_APB2FZ1_DBG_TIM8))
  815. #define __HAL_DBGMCU_UnFreeze_TIM15() (DBGMCU->APB2FZ1 &= ~ (DBGMCU_APB2FZ1_DBG_TIM15))
  816. #define __HAL_DBGMCU_UnFreeze_TIM16() (DBGMCU->APB2FZ1 &= ~ (DBGMCU_APB2FZ1_DBG_TIM16))
  817. #define __HAL_DBGMCU_UnFreeze_TIM17() (DBGMCU->APB2FZ1 &= ~ (DBGMCU_APB2FZ1_DBG_TIM17))
  818. #define __HAL_DBGMCU_UnFreeze_HRTIM() (DBGMCU->APB2FZ1 &= ~ (DBGMCU_APB2FZ1_DBG_HRTIM))
  819. #define __HAL_DBGMCU_UnFreeze_I2C4() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_I2C4))
  820. #define __HAL_DBGMCU_UnFreeze_LPTIM2() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_LPTIM2))
  821. #define __HAL_DBGMCU_UnFreeze_LPTIM3() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_LPTIM3))
  822. #define __HAL_DBGMCU_UnFreeze_LPTIM4() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_LPTIM4))
  823. #define __HAL_DBGMCU_UnFreeze_LPTIM5() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_LPTIM5))
  824. #define __HAL_DBGMCU_UnFreeze_RTC() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_RTC))
  825. #define __HAL_DBGMCU_UnFreeze_IWDG1() (DBGMCU->APB4FZ1 &= ~ (DBGMCU_APB4FZ1_DBG_IWDG1))
  826. #if defined(DUAL_CORE)
  827. #define __HAL_DBGMCU_FREEZE2_IWDG2() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_IWDG2))
  828. #define __HAL_DBGMCU_FREEZE2_WWDG2() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_WWDG2))
  829. #define __HAL_DBGMCU_UnFreeze2_IWDG2() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_IWDG2))
  830. #define __HAL_DBGMCU_UnFreeze2_WWDG2() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_WWDG2))
  831. #define __HAL_DBGMCU_FREEZE2_WWDG1() (DBGMCU->APB3FZ2 |= (DBGMCU_APB3FZ2_DBG_WWDG1))
  832. #define __HAL_DBGMCU_FREEZE2_TIM2() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM2))
  833. #define __HAL_DBGMCU_FREEZE2_TIM3() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM3))
  834. #define __HAL_DBGMCU_FREEZE2_TIM4() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM4))
  835. #define __HAL_DBGMCU_FREEZE2_TIM5() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM5))
  836. #define __HAL_DBGMCU_FREEZE2_TIM6() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM6))
  837. #define __HAL_DBGMCU_FREEZE2_TIM7() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM7))
  838. #define __HAL_DBGMCU_FREEZE2_TIM12() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM12))
  839. #define __HAL_DBGMCU_FREEZE2_TIM13() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM13))
  840. #define __HAL_DBGMCU_FREEZE2_TIM14() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_TIM14))
  841. #define __HAL_DBGMCU_FREEZE2_LPTIM1() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_LPTIM1))
  842. #define __HAL_DBGMCU_FREEZE2_I2C1() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_I2C1))
  843. #define __HAL_DBGMCU_FREEZE2_I2C2() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_I2C2))
  844. #define __HAL_DBGMCU_FREEZE2_I2C3() (DBGMCU->APB1LFZ2 |= (DBGMCU_APB1LFZ2_DBG_I2C3))
  845. #define __HAL_DBGMCU_FREEZE2_FDCAN() (DBGMCU->APB1HFZ2 |= (DBGMCU_APB1HFZ2_DBG_FDCAN))
  846. #define __HAL_DBGMCU_FREEZE2_TIM1() (DBGMCU->APB2FZ2 |= (DBGMCU_APB2FZ2_DBG_TIM1))
  847. #define __HAL_DBGMCU_FREEZE2_TIM8() (DBGMCU->APB2FZ2 |= (DBGMCU_APB2FZ2_DBG_TIM8))
  848. #define __HAL_DBGMCU_FREEZE2_TIM15() (DBGMCU->APB2FZ2 |= (DBGMCU_APB2FZ2_DBG_TIM15))
  849. #define __HAL_DBGMCU_FREEZE2_TIM16() (DBGMCU->APB2FZ2 |= (DBGMCU_APB2FZ2_DBG_TIM16))
  850. #define __HAL_DBGMCU_FREEZE2_TIM17() (DBGMCU->APB2FZ2 |= (DBGMCU_APB2FZ2_DBG_TIM17))
  851. #define __HAL_DBGMCU_FREEZE2_HRTIM() (DBGMCU->APB2FZ2 |= (DBGMCU_APB2FZ2_DBG_HRTIM))
  852. #define __HAL_DBGMCU_FREEZE2_I2C4() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_I2C4))
  853. #define __HAL_DBGMCU_FREEZE2_LPTIM2() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_LPTIM2))
  854. #define __HAL_DBGMCU_FREEZE2_LPTIM3() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_LPTIM3))
  855. #define __HAL_DBGMCU_FREEZE2_LPTIM4() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_LPTIM4))
  856. #define __HAL_DBGMCU_FREEZE2_LPTIM5() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_LPTIM5))
  857. #define __HAL_DBGMCU_FREEZE2_RTC() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_RTC))
  858. #define __HAL_DBGMCU_FREEZE2_IWDG1() (DBGMCU->APB4FZ2 |= (DBGMCU_APB4FZ2_DBG_IWDG1))
  859. #define __HAL_DBGMCU_UnFreeze2_WWDG1() (DBGMCU->APB3FZ2 &= ~ (DBGMCU_APB3FZ2_DBG_WWDG1))
  860. #define __HAL_DBGMCU_UnFreeze2_TIM2() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM2))
  861. #define __HAL_DBGMCU_UnFreeze2_TIM3() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM3))
  862. #define __HAL_DBGMCU_UnFreeze2_TIM4() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM4))
  863. #define __HAL_DBGMCU_UnFreeze2_TIM5() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM5))
  864. #define __HAL_DBGMCU_UnFreeze2_TIM6() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM6))
  865. #define __HAL_DBGMCU_UnFreeze2_TIM7() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM7))
  866. #define __HAL_DBGMCU_UnFreeze2_TIM12() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM12))
  867. #define __HAL_DBGMCU_UnFreeze2_TIM13() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM13))
  868. #define __HAL_DBGMCU_UnFreeze2_TIM14() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_TIM14))
  869. #define __HAL_DBGMCU_UnFreeze2_LPTIM1() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_LPTIM1))
  870. #define __HAL_DBGMCU_UnFreeze2_I2C1() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_I2C1))
  871. #define __HAL_DBGMCU_UnFreeze2_I2C2() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_I2C2))
  872. #define __HAL_DBGMCU_UnFreeze2_I2C3() (DBGMCU->APB1LFZ2 &= ~ (DBGMCU_APB1LFZ2_DBG_I2C3))
  873. #define __HAL_DBGMCU_UnFreeze2_FDCAN() (DBGMCU->APB1HFZ2 &= ~ (DBGMCU_APB1HFZ2_DBG_FDCAN))
  874. #define __HAL_DBGMCU_UnFreeze2_TIM1() (DBGMCU->APB2FZ2 &= ~ (DBGMCU_APB2FZ2_DBG_TIM1))
  875. #define __HAL_DBGMCU_UnFreeze2_TIM8() (DBGMCU->APB2FZ2 &= ~ (DBGMCU_APB2FZ2_DBG_TIM8))
  876. #define __HAL_DBGMCU_UnFreeze2_TIM15() (DBGMCU->APB2FZ2 &= ~ (DBGMCU_APB2FZ2_DBG_TIM15))
  877. #define __HAL_DBGMCU_UnFreeze2_TIM16() (DBGMCU->APB2FZ2 &= ~ (DBGMCU_APB2FZ2_DBG_TIM16))
  878. #define __HAL_DBGMCU_UnFreeze2_TIM17() (DBGMCU->APB2FZ2 &= ~ (DBGMCU_APB2FZ2_DBG_TIM17))
  879. #define __HAL_DBGMCU_UnFreeze2_HRTIM() (DBGMCU->APB2FZ2 &= ~ (DBGMCU_APB2FZ2_DBG_HRTIM))
  880. #define __HAL_DBGMCU_UnFreeze2_I2C4() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_I2C4))
  881. #define __HAL_DBGMCU_UnFreeze2_LPTIM2() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_LPTIM2))
  882. #define __HAL_DBGMCU_UnFreeze2_LPTIM3() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_LPTIM3))
  883. #define __HAL_DBGMCU_UnFreeze2_LPTIM4() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_LPTIM4))
  884. #define __HAL_DBGMCU_UnFreeze2_LPTIM5() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_LPTIM5))
  885. #define __HAL_DBGMCU_UnFreeze2_RTC() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_RTC))
  886. #define __HAL_DBGMCU_UnFreeze2_IWDG1() (DBGMCU->APB4FZ2 &= ~ (DBGMCU_APB4FZ2_DBG_IWDG1))
  887. #endif /*DUAL_CORE*/
  888. /** @defgroup HAL_Private_Macros HAL Private Macros
  889. * @{
  890. */
  891. #define IS_TICKFREQ(FREQ) (((FREQ) == HAL_TICK_FREQ_10HZ) || \
  892. ((FREQ) == HAL_TICK_FREQ_100HZ) || \
  893. ((FREQ) == HAL_TICK_FREQ_1KHZ))
  894. /**
  895. * @}
  896. */
  897. /* Exported variables --------------------------------------------------------*/
  898. /** @addtogroup HAL_Exported_Variables
  899. * @{
  900. */
  901. extern __IO uint32_t uwTick;
  902. extern uint32_t uwTickPrio;
  903. extern HAL_TickFreqTypeDef uwTickFreq;
  904. /**
  905. * @}
  906. */
  907. /* Exported functions --------------------------------------------------------*/
  908. /* Initialization and de-initialization functions ******************************/
  909. HAL_StatusTypeDef HAL_Init(void);
  910. HAL_StatusTypeDef HAL_DeInit(void);
  911. void HAL_MspInit(void);
  912. void HAL_MspDeInit(void);
  913. HAL_StatusTypeDef HAL_InitTick (uint32_t TickPriority);
  914. /* Peripheral Control functions ************************************************/
  915. void HAL_IncTick(void);
  916. void HAL_Delay(uint32_t Delay);
  917. uint32_t HAL_GetTick(void);
  918. uint32_t HAL_GetTickPrio(void);
  919. HAL_StatusTypeDef HAL_SetTickFreq(HAL_TickFreqTypeDef Freq);
  920. HAL_TickFreqTypeDef HAL_GetTickFreq(void);
  921. void HAL_SuspendTick(void);
  922. void HAL_ResumeTick(void);
  923. uint32_t HAL_GetHalVersion(void);
  924. uint32_t HAL_GetREVID(void);
  925. uint32_t HAL_GetDEVID(void);
  926. uint32_t HAL_GetUIDw0(void);
  927. uint32_t HAL_GetUIDw1(void);
  928. uint32_t HAL_GetUIDw2(void);
  929. #if defined(SYSCFG_PMCR_EPIS_SEL)
  930. void HAL_SYSCFG_ETHInterfaceSelect(uint32_t SYSCFG_ETHInterface);
  931. #endif /* SYSCFG_PMCR_EPIS_SEL */
  932. void HAL_SYSCFG_AnalogSwitchConfig(uint32_t SYSCFG_AnalogSwitch , uint32_t SYSCFG_SwitchState );
  933. #if defined(SYSCFG_PMCR_BOOSTEN)
  934. void HAL_SYSCFG_EnableBOOST(void);
  935. void HAL_SYSCFG_DisableBOOST(void);
  936. #endif /* SYSCFG_PMCR_BOOSTEN */
  937. #if defined (SYSCFG_UR2_BOOT_ADD0) || defined (SYSCFG_UR2_BCM7_ADD0)
  938. void HAL_SYSCFG_CM7BootAddConfig(uint32_t BootRegister, uint32_t BootAddress);
  939. #endif /* SYSCFG_UR2_BOOT_ADD0 || SYSCFG_UR2_BCM7_ADD0*/
  940. #if defined(DUAL_CORE)
  941. void HAL_SYSCFG_CM4BootAddConfig(uint32_t BootRegister, uint32_t BootAddress);
  942. void HAL_SYSCFG_EnableCM7BOOT(void);
  943. void HAL_SYSCFG_DisableCM7BOOT(void);
  944. void HAL_SYSCFG_EnableCM4BOOT(void);
  945. void HAL_SYSCFG_DisableCM4BOOT(void);
  946. #endif /*DUAL_CORE*/
  947. void HAL_EnableCompensationCell(void);
  948. void HAL_DisableCompensationCell(void);
  949. void HAL_SYSCFG_EnableIOSpeedOptimize(void);
  950. void HAL_SYSCFG_DisableIOSpeedOptimize(void);
  951. void HAL_SYSCFG_CompensationCodeSelect(uint32_t SYSCFG_CompCode);
  952. void HAL_SYSCFG_CompensationCodeConfig(uint32_t SYSCFG_PMOSCode, uint32_t SYSCFG_NMOSCode);
  953. #if defined(SYSCFG_CCCR_NCC_MMC)
  954. void HAL_SYSCFG_VDDMMC_CompensationCodeConfig(uint32_t SYSCFG_PMOSCode, uint32_t SYSCFG_NMOSCode);
  955. #endif /* SYSCFG_CCCR_NCC_MMC */
  956. void HAL_DBGMCU_EnableDBGSleepMode(void);
  957. void HAL_DBGMCU_DisableDBGSleepMode(void);
  958. void HAL_DBGMCU_EnableDBGStopMode(void);
  959. void HAL_DBGMCU_DisableDBGStopMode(void);
  960. void HAL_DBGMCU_EnableDBGStandbyMode(void);
  961. void HAL_DBGMCU_DisableDBGStandbyMode(void);
  962. #if defined(DUAL_CORE)
  963. void HAL_EnableDomain2DBGSleepMode(void);
  964. void HAL_DisableDomain2DBGSleepMode(void);
  965. void HAL_EnableDomain2DBGStopMode(void);
  966. void HAL_DisableDomain2DBGStopMode(void);
  967. void HAL_EnableDomain2DBGStandbyMode(void);
  968. void HAL_DisableDomain2DBGStandbyMode(void);
  969. #endif /*DUAL_CORE*/
  970. #if defined(DBGMCU_CR_DBG_STOPD3)
  971. void HAL_EnableDomain3DBGStopMode(void);
  972. void HAL_DisableDomain3DBGStopMode(void);
  973. #endif /*DBGMCU_CR_DBG_STOPD3*/
  974. #if defined(DBGMCU_CR_DBG_STANDBYD3)
  975. void HAL_EnableDomain3DBGStandbyMode(void);
  976. void HAL_DisableDomain3DBGStandbyMode(void);
  977. #endif /*DBGMCU_CR_DBG_STANDBYD3*/
  978. void HAL_EXTI_EdgeConfig(uint32_t EXTI_Line , uint32_t EXTI_Edge );
  979. void HAL_EXTI_GenerateSWInterrupt(uint32_t EXTI_Line);
  980. #if defined(DUAL_CORE)
  981. void HAL_EXTI_D2_ClearFlag(uint32_t EXTI_Line);
  982. #endif /*DUAL_CORE*/
  983. void HAL_EXTI_D1_ClearFlag(uint32_t EXTI_Line);
  984. void HAL_EXTI_D1_EventInputConfig(uint32_t EXTI_Line , uint32_t EXTI_Mode, uint32_t EXTI_LineCmd);
  985. #if defined(DUAL_CORE)
  986. void HAL_EXTI_D2_EventInputConfig(uint32_t EXTI_Line , uint32_t EXTI_Mode, uint32_t EXTI_LineCmd);
  987. #endif /*DUAL_CORE*/
  988. void HAL_EXTI_D3_EventInputConfig(uint32_t EXTI_Line, uint32_t EXTI_LineCmd , uint32_t EXTI_ClearSrc);
  989. void HAL_SetFMCMemorySwappingConfig(uint32_t BankMapConfig);
  990. uint32_t HAL_GetFMCMemorySwappingConfig(void);
  991. void HAL_SYSCFG_VREFBUF_VoltageScalingConfig(uint32_t VoltageScaling);
  992. void HAL_SYSCFG_VREFBUF_HighImpedanceConfig(uint32_t Mode);
  993. void HAL_SYSCFG_VREFBUF_TrimmingConfig(uint32_t TrimmingValue);
  994. HAL_StatusTypeDef HAL_SYSCFG_EnableVREFBUF(void);
  995. void HAL_SYSCFG_DisableVREFBUF(void);
  996. #if defined(SYSCFG_ADC2ALT_ADC2_ROUT0)
  997. void HAL_SYSCFG_ADC2ALT_Rout0Config(uint32_t Adc2AltRout0);
  998. #endif /*SYSCFG_ADC2ALT_ADC2_ROUT0*/
  999. #if defined(SYSCFG_ADC2ALT_ADC2_ROUT1)
  1000. void HAL_SYSCFG_ADC2ALT_Rout1Config(uint32_t Adc2AltRout1);
  1001. #endif /*SYSCFG_ADC2ALT_ADC2_ROUT1*/
  1002. /**
  1003. * @}
  1004. */
  1005. /**
  1006. * @}
  1007. */
  1008. #ifdef __cplusplus
  1009. }
  1010. #endif
  1011. #endif /* STM32H7xx_HAL_H */