stm32h7xx_hal_rcc.h 501 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265
  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_hal_rcc.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file in
  13. * the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. ******************************************************************************
  16. */
  17. /* Define to prevent recursive inclusion -------------------------------------*/
  18. #ifndef STM32H7xx_HAL_RCC_H
  19. #define STM32H7xx_HAL_RCC_H
  20. #ifdef __cplusplus
  21. extern "C" {
  22. #endif
  23. /* Includes ------------------------------------------------------------------*/
  24. #include "stm32h7xx_hal_def.h"
  25. /** @addtogroup STM32H7xx_HAL_Driver
  26. * @{
  27. */
  28. /** @addtogroup RCC
  29. * @{
  30. */
  31. /* Exported types ------------------------------------------------------------*/
  32. /** @defgroup RCC_Exported_Types RCC Exported Types
  33. * @{
  34. */
  35. /**
  36. * @brief RCC PLL configuration structure definition
  37. */
  38. typedef struct
  39. {
  40. uint32_t PLLState; /*!< The new state of the PLL.
  41. This parameter can be a value of @ref RCC_PLL_Config */
  42. uint32_t PLLSource; /*!< RCC_PLLSource: PLL entry clock source.
  43. This parameter must be a value of @ref RCC_PLL_Clock_Source */
  44. uint32_t PLLM; /*!< PLLM: Division factor for PLL VCO input clock.
  45. This parameter must be a number between Min_Data = 1 and Max_Data = 63 */
  46. uint32_t PLLN; /*!< PLLN: Multiplication factor for PLL VCO output clock.
  47. This parameter must be a number between Min_Data = 4 and Max_Data = 512
  48. or between Min_Data = 8 and Max_Data = 420(*)
  49. (*) : For stm32h7a3xx and stm32h7b3xx family lines. */
  50. uint32_t PLLP; /*!< PLLP: Division factor for system clock.
  51. This parameter must be a number between Min_Data = 2 and Max_Data = 128
  52. odd division factors are not allowed */
  53. uint32_t PLLQ; /*!< PLLQ: Division factor for peripheral clocks.
  54. This parameter must be a number between Min_Data = 1 and Max_Data = 128 */
  55. uint32_t PLLR; /*!< PLLR: Division factor for peripheral clocks.
  56. This parameter must be a number between Min_Data = 1 and Max_Data = 128 */
  57. uint32_t PLLRGE; /*!<PLLRGE: PLL1 clock Input range
  58. This parameter must be a value of @ref RCC_PLL1_VCI_Range */
  59. uint32_t PLLVCOSEL; /*!<PLLVCOSEL: PLL1 clock Output range
  60. This parameter must be a value of @ref RCC_PLL1_VCO_Range */
  61. uint32_t PLLFRACN; /*!<PLLFRACN: Specifies Fractional Part Of The Multiplication Factor for
  62. PLL1 VCO It should be a value between 0 and 8191 */
  63. }RCC_PLLInitTypeDef;
  64. /**
  65. * @brief RCC Internal/External Oscillator (HSE, HSI, CSI, LSE and LSI) configuration structure definition
  66. */
  67. typedef struct
  68. {
  69. uint32_t OscillatorType; /*!< The oscillators to be configured.
  70. This parameter can be a value of @ref RCC_Oscillator_Type */
  71. uint32_t HSEState; /*!< The new state of the HSE.
  72. This parameter can be a value of @ref RCC_HSE_Config */
  73. uint32_t LSEState; /*!< The new state of the LSE.
  74. This parameter can be a value of @ref RCC_LSE_Config */
  75. uint32_t HSIState; /*!< The new state of the HSI.
  76. This parameter can be a value of @ref RCC_HSI_Config */
  77. uint32_t HSICalibrationValue; /*!< The calibration trimming value.
  78. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x3F for STM32H7 rev.Y
  79. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x7F for STM32H7 rev.B and above */
  80. uint32_t LSIState; /*!< The new state of the LSI.
  81. This parameter can be a value of @ref RCC_LSI_Config */
  82. uint32_t HSI48State; /*!< The new state of the HSI48.
  83. This parameter can be a value of @ref RCC_HSI48_Config */
  84. uint32_t CSIState; /*!< The new state of the CSI.
  85. This parameter can be a value of @ref RCC_CSI_Config */
  86. uint32_t CSICalibrationValue; /*!< The calibration trimming value.
  87. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F for STM32H7 rev.Y
  88. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x3F for STM32H7 rev.B and above */
  89. RCC_PLLInitTypeDef PLL; /*!< PLL structure parameters */
  90. }RCC_OscInitTypeDef;
  91. /**
  92. * @brief RCC System, AHB and APB busses clock configuration structure definition
  93. */
  94. typedef struct
  95. {
  96. uint32_t ClockType; /*!< The clock to be configured.
  97. This parameter can be a value of @ref RCC_System_Clock_Type */
  98. uint32_t SYSCLKSource; /*!< The clock source (SYSCLKS) used as system clock.
  99. This parameter can be a value of @ref RCC_System_Clock_Source */
  100. uint32_t SYSCLKDivider; /*!< The system clock divider. This parameter can be
  101. a value of @ref RCC_SYS_Clock_Source */
  102. uint32_t AHBCLKDivider; /*!< The AHB clock (HCLK) divider. This clock is derived from the system clock (SYSCLK).
  103. This parameter can be a value of @ref RCC_HCLK_Clock_Source */
  104. uint32_t APB3CLKDivider; /*!< The APB3 clock (D1PCLK1) divider. This clock is derived from the AHB clock (HCLK).
  105. This parameter can be a value of @ref RCC_APB3_Clock_Source */
  106. uint32_t APB1CLKDivider; /*!< The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK).
  107. This parameter can be a value of @ref RCC_APB1_Clock_Source */
  108. uint32_t APB2CLKDivider; /*!< The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK).
  109. This parameter can be a value of @ref RCC_APB2_Clock_Source */
  110. uint32_t APB4CLKDivider; /*!< The APB4 clock (D3PCLK1) divider. This clock is derived from the AHB clock (HCLK).
  111. This parameter can be a value of @ref RCC_APB4_Clock_Source */
  112. }RCC_ClkInitTypeDef;
  113. /**
  114. * @}
  115. */
  116. /* Exported constants --------------------------------------------------------*/
  117. /** @defgroup RCC_Exported_Constants RCC Exported Constants
  118. * @{
  119. */
  120. /** @defgroup RCC_Oscillator_Type RCC Oscillator Type
  121. * @{
  122. */
  123. #define RCC_OSCILLATORTYPE_NONE (0x00000000U)
  124. #define RCC_OSCILLATORTYPE_HSE (0x00000001U)
  125. #define RCC_OSCILLATORTYPE_HSI (0x00000002U)
  126. #define RCC_OSCILLATORTYPE_LSE (0x00000004U)
  127. #define RCC_OSCILLATORTYPE_LSI (0x00000008U)
  128. #define RCC_OSCILLATORTYPE_CSI (0x00000010U)
  129. #define RCC_OSCILLATORTYPE_HSI48 (0x00000020U)
  130. /**
  131. * @}
  132. */
  133. /** @defgroup RCC_HSE_Config RCC HSE Config
  134. * @{
  135. */
  136. #define RCC_HSE_OFF (0x00000000U)
  137. #define RCC_HSE_ON RCC_CR_HSEON
  138. #define RCC_HSE_BYPASS ((uint32_t)(RCC_CR_HSEBYP | RCC_CR_HSEON))
  139. #if defined(RCC_CR_HSEEXT)
  140. #define RCC_HSE_BYPASS_DIGITAL ((uint32_t)(RCC_CR_HSEEXT | RCC_CR_HSEBYP | RCC_CR_HSEON))
  141. #endif /* RCC_CR_HSEEXT */
  142. /**
  143. * @}
  144. */
  145. /** @defgroup RCC_LSE_Config RCC LSE Config
  146. * @{
  147. */
  148. #define RCC_LSE_OFF (0x00000000U)
  149. #define RCC_LSE_ON RCC_BDCR_LSEON
  150. #define RCC_LSE_BYPASS ((uint32_t)(RCC_BDCR_LSEBYP | RCC_BDCR_LSEON))
  151. #if defined(RCC_BDCR_LSEEXT)
  152. #define RCC_LSE_BYPASS_DIGITAL ((uint32_t)(RCC_BDCR_LSEEXT | RCC_BDCR_LSEBYP | RCC_BDCR_LSEON))
  153. #endif /* RCC_BDCR_LSEEXT */
  154. /**
  155. * @}
  156. */
  157. /** @defgroup RCC_HSI_Config RCC HSI Config
  158. * @{
  159. */
  160. #define RCC_HSI_OFF (0x00000000U) /*!< HSI clock deactivation */
  161. #define RCC_HSI_ON RCC_CR_HSION /*!< HSI clock activation */
  162. #define RCC_HSI_DIV1 (RCC_CR_HSIDIV_1 | RCC_CR_HSION) /*!< HSI_DIV1 clock activation */
  163. #define RCC_HSI_DIV2 (RCC_CR_HSIDIV_2 | RCC_CR_HSION) /*!< HSI_DIV2 clock activation */
  164. #define RCC_HSI_DIV4 (RCC_CR_HSIDIV_4 | RCC_CR_HSION) /*!< HSI_DIV4 clock activation */
  165. #define RCC_HSI_DIV8 (RCC_CR_HSIDIV | RCC_CR_HSION) /*!< HSI_DIV8 clock activation */
  166. #define RCC_HSICALIBRATION_DEFAULT (0x40U) /* Default HSI calibration trimming value for STM32H7 rev.V and above. (0x20 value for rev.Y handled within __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST macro ) */
  167. /**
  168. * @}
  169. */
  170. /** @defgroup RCC_HSI48_Config RCC HSI48 Config
  171. * @{
  172. */
  173. #define RCC_HSI48_OFF ((uint8_t)0x00)
  174. #define RCC_HSI48_ON ((uint8_t)0x01)
  175. /**
  176. * @}
  177. */
  178. /** @defgroup RCC_LSI_Config RCC LSI Config
  179. * @{
  180. */
  181. #define RCC_LSI_OFF (0x00000000U)
  182. #define RCC_LSI_ON RCC_CSR_LSION
  183. /**
  184. * @}
  185. */
  186. /** @defgroup RCC_CSI_Config RCC CSI Config
  187. * @{
  188. */
  189. #define RCC_CSI_OFF (0x00000000U)
  190. #define RCC_CSI_ON RCC_CR_CSION
  191. #define RCC_CSICALIBRATION_DEFAULT (0x20U) /* Default CSI calibration trimming value for STM32H7 rev.V and above. (0x10 value for rev.Y handled within __HAL_RCC_CSI_CALIBRATIONVALUE_ADJUST macro ) */
  192. /**
  193. * @}
  194. */
  195. /** @defgroup RCC_PLL_Config RCC PLL Config
  196. * @{
  197. */
  198. #define RCC_PLL_NONE (0x00000000U)
  199. #define RCC_PLL_OFF (0x00000001U)
  200. #define RCC_PLL_ON (0x00000002U)
  201. /**
  202. * @}
  203. */
  204. /** @defgroup RCC_PLL_Clock_Source RCC PLL Clock Source
  205. * @{
  206. */
  207. #define RCC_PLLSOURCE_HSI (0x00000000U)
  208. #define RCC_PLLSOURCE_CSI (0x00000001U)
  209. #define RCC_PLLSOURCE_HSE (0x00000002U)
  210. #define RCC_PLLSOURCE_NONE (0x00000003U)
  211. /**
  212. * @}
  213. */
  214. /** @defgroup RCC_PLL_Clock_Output RCC PLL Clock Output
  215. * @{
  216. */
  217. #define RCC_PLL1_DIVP RCC_PLLCFGR_DIVP1EN
  218. #define RCC_PLL1_DIVQ RCC_PLLCFGR_DIVQ1EN
  219. #define RCC_PLL1_DIVR RCC_PLLCFGR_DIVR1EN
  220. /**
  221. * @}
  222. */
  223. /** @defgroup RCC_PLL1_VCI_Range RCC PLL1 VCI Range
  224. * @{
  225. */
  226. #define RCC_PLL1VCIRANGE_0 RCC_PLLCFGR_PLL1RGE_0 /*!< Clock range frequency between 1 and 2 MHz */
  227. #define RCC_PLL1VCIRANGE_1 RCC_PLLCFGR_PLL1RGE_1 /*!< Clock range frequency between 2 and 4 MHz */
  228. #define RCC_PLL1VCIRANGE_2 RCC_PLLCFGR_PLL1RGE_2 /*!< Clock range frequency between 4 and 8 MHz */
  229. #define RCC_PLL1VCIRANGE_3 RCC_PLLCFGR_PLL1RGE_3 /*!< Clock range frequency between 8 and 16 MHz */
  230. /**
  231. * @}
  232. */
  233. /** @defgroup RCC_PLL1_VCO_Range RCC PLL1 VCO Range
  234. * @{
  235. */
  236. #define RCC_PLL1VCOWIDE (0x00000000U)
  237. #define RCC_PLL1VCOMEDIUM RCC_PLLCFGR_PLL1VCOSEL
  238. /**
  239. * @}
  240. */
  241. /** @defgroup RCC_System_Clock_Type RCC System Clock Type
  242. * @{
  243. */
  244. #define RCC_CLOCKTYPE_SYSCLK (0x00000001U)
  245. #define RCC_CLOCKTYPE_HCLK (0x00000002U)
  246. #define RCC_CLOCKTYPE_D1PCLK1 (0x00000004U)
  247. #define RCC_CLOCKTYPE_PCLK1 (0x00000008U)
  248. #define RCC_CLOCKTYPE_PCLK2 (0x00000010U)
  249. #define RCC_CLOCKTYPE_D3PCLK1 (0x00000020U)
  250. /**
  251. * @}
  252. */
  253. /** @defgroup RCC_System_Clock_Source RCC System Clock Source
  254. * @{
  255. */
  256. #define RCC_SYSCLKSOURCE_CSI RCC_CFGR_SW_CSI
  257. #define RCC_SYSCLKSOURCE_HSI RCC_CFGR_SW_HSI
  258. #define RCC_SYSCLKSOURCE_HSE RCC_CFGR_SW_HSE
  259. #define RCC_SYSCLKSOURCE_PLLCLK RCC_CFGR_SW_PLL1
  260. /**
  261. * @}
  262. */
  263. /** @defgroup RCC_System_Clock_Source_Status System Clock Source Status
  264. * @{
  265. */
  266. #define RCC_SYSCLKSOURCE_STATUS_CSI RCC_CFGR_SWS_CSI /*!< CSI used as system clock */
  267. #define RCC_SYSCLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  268. #define RCC_SYSCLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  269. #define RCC_SYSCLKSOURCE_STATUS_PLLCLK RCC_CFGR_SWS_PLL1 /*!< PLL1 used as system clock */
  270. /**
  271. * @}
  272. */
  273. /** @defgroup RCC_SYS_Clock_Source RCC SYS Clock Source
  274. * @{
  275. */
  276. #if defined(RCC_D1CFGR_D1CPRE_DIV1)
  277. #define RCC_SYSCLK_DIV1 RCC_D1CFGR_D1CPRE_DIV1
  278. #define RCC_SYSCLK_DIV2 RCC_D1CFGR_D1CPRE_DIV2
  279. #define RCC_SYSCLK_DIV4 RCC_D1CFGR_D1CPRE_DIV4
  280. #define RCC_SYSCLK_DIV8 RCC_D1CFGR_D1CPRE_DIV8
  281. #define RCC_SYSCLK_DIV16 RCC_D1CFGR_D1CPRE_DIV16
  282. #define RCC_SYSCLK_DIV64 RCC_D1CFGR_D1CPRE_DIV64
  283. #define RCC_SYSCLK_DIV128 RCC_D1CFGR_D1CPRE_DIV128
  284. #define RCC_SYSCLK_DIV256 RCC_D1CFGR_D1CPRE_DIV256
  285. #define RCC_SYSCLK_DIV512 RCC_D1CFGR_D1CPRE_DIV512
  286. #else
  287. #define RCC_SYSCLK_DIV1 RCC_CDCFGR1_CDCPRE_DIV1
  288. #define RCC_SYSCLK_DIV2 RCC_CDCFGR1_CDCPRE_DIV2
  289. #define RCC_SYSCLK_DIV4 RCC_CDCFGR1_CDCPRE_DIV4
  290. #define RCC_SYSCLK_DIV8 RCC_CDCFGR1_CDCPRE_DIV8
  291. #define RCC_SYSCLK_DIV16 RCC_CDCFGR1_CDCPRE_DIV16
  292. #define RCC_SYSCLK_DIV64 RCC_CDCFGR1_CDCPRE_DIV64
  293. #define RCC_SYSCLK_DIV128 RCC_CDCFGR1_CDCPRE_DIV128
  294. #define RCC_SYSCLK_DIV256 RCC_CDCFGR1_CDCPRE_DIV256
  295. #define RCC_SYSCLK_DIV512 RCC_CDCFGR1_CDCPRE_DIV512
  296. #endif
  297. /**
  298. * @}
  299. */
  300. /** @defgroup RCC_HCLK_Clock_Source RCC HCLK Clock Source
  301. * @{
  302. */
  303. #if defined(RCC_D1CFGR_HPRE_DIV1)
  304. #define RCC_HCLK_DIV1 RCC_D1CFGR_HPRE_DIV1
  305. #define RCC_HCLK_DIV2 RCC_D1CFGR_HPRE_DIV2
  306. #define RCC_HCLK_DIV4 RCC_D1CFGR_HPRE_DIV4
  307. #define RCC_HCLK_DIV8 RCC_D1CFGR_HPRE_DIV8
  308. #define RCC_HCLK_DIV16 RCC_D1CFGR_HPRE_DIV16
  309. #define RCC_HCLK_DIV64 RCC_D1CFGR_HPRE_DIV64
  310. #define RCC_HCLK_DIV128 RCC_D1CFGR_HPRE_DIV128
  311. #define RCC_HCLK_DIV256 RCC_D1CFGR_HPRE_DIV256
  312. #define RCC_HCLK_DIV512 RCC_D1CFGR_HPRE_DIV512
  313. #else
  314. #define RCC_HCLK_DIV1 RCC_CDCFGR1_HPRE_DIV1
  315. #define RCC_HCLK_DIV2 RCC_CDCFGR1_HPRE_DIV2
  316. #define RCC_HCLK_DIV4 RCC_CDCFGR1_HPRE_DIV4
  317. #define RCC_HCLK_DIV8 RCC_CDCFGR1_HPRE_DIV8
  318. #define RCC_HCLK_DIV16 RCC_CDCFGR1_HPRE_DIV16
  319. #define RCC_HCLK_DIV64 RCC_CDCFGR1_HPRE_DIV64
  320. #define RCC_HCLK_DIV128 RCC_CDCFGR1_HPRE_DIV128
  321. #define RCC_HCLK_DIV256 RCC_CDCFGR1_HPRE_DIV256
  322. #define RCC_HCLK_DIV512 RCC_CDCFGR1_HPRE_DIV512
  323. #endif
  324. /**
  325. * @}
  326. */
  327. /** @defgroup RCC_APB3_Clock_Source RCC APB3 Clock Source
  328. * @{
  329. */
  330. #if defined (RCC_D1CFGR_D1PPRE_DIV1)
  331. #define RCC_APB3_DIV1 RCC_D1CFGR_D1PPRE_DIV1
  332. #define RCC_APB3_DIV2 RCC_D1CFGR_D1PPRE_DIV2
  333. #define RCC_APB3_DIV4 RCC_D1CFGR_D1PPRE_DIV4
  334. #define RCC_APB3_DIV8 RCC_D1CFGR_D1PPRE_DIV8
  335. #define RCC_APB3_DIV16 RCC_D1CFGR_D1PPRE_DIV16
  336. #else
  337. #define RCC_APB3_DIV1 RCC_CDCFGR1_CDPPRE_DIV1
  338. #define RCC_APB3_DIV2 RCC_CDCFGR1_CDPPRE_DIV2
  339. #define RCC_APB3_DIV4 RCC_CDCFGR1_CDPPRE_DIV4
  340. #define RCC_APB3_DIV8 RCC_CDCFGR1_CDPPRE_DIV8
  341. #define RCC_APB3_DIV16 RCC_CDCFGR1_CDPPRE_DIV16
  342. #endif
  343. /**
  344. * @}
  345. */
  346. /** @defgroup RCC_APB1_Clock_Source RCC APB1 Clock Source
  347. * @{
  348. */
  349. #if defined (RCC_D2CFGR_D2PPRE1_DIV1)
  350. #define RCC_APB1_DIV1 RCC_D2CFGR_D2PPRE1_DIV1
  351. #define RCC_APB1_DIV2 RCC_D2CFGR_D2PPRE1_DIV2
  352. #define RCC_APB1_DIV4 RCC_D2CFGR_D2PPRE1_DIV4
  353. #define RCC_APB1_DIV8 RCC_D2CFGR_D2PPRE1_DIV8
  354. #define RCC_APB1_DIV16 RCC_D2CFGR_D2PPRE1_DIV16
  355. #else
  356. #define RCC_APB1_DIV1 RCC_CDCFGR2_CDPPRE1_DIV1
  357. #define RCC_APB1_DIV2 RCC_CDCFGR2_CDPPRE1_DIV2
  358. #define RCC_APB1_DIV4 RCC_CDCFGR2_CDPPRE1_DIV4
  359. #define RCC_APB1_DIV8 RCC_CDCFGR2_CDPPRE1_DIV8
  360. #define RCC_APB1_DIV16 RCC_CDCFGR2_CDPPRE1_DIV16
  361. #endif
  362. /**
  363. * @}
  364. */
  365. /** @defgroup RCC_APB2_Clock_Source RCC APB2 Clock Source
  366. * @{
  367. */
  368. #if defined (RCC_D2CFGR_D2PPRE2_DIV1)
  369. #define RCC_APB2_DIV1 RCC_D2CFGR_D2PPRE2_DIV1
  370. #define RCC_APB2_DIV2 RCC_D2CFGR_D2PPRE2_DIV2
  371. #define RCC_APB2_DIV4 RCC_D2CFGR_D2PPRE2_DIV4
  372. #define RCC_APB2_DIV8 RCC_D2CFGR_D2PPRE2_DIV8
  373. #define RCC_APB2_DIV16 RCC_D2CFGR_D2PPRE2_DIV16
  374. #else
  375. #define RCC_APB2_DIV1 RCC_CDCFGR2_CDPPRE2_DIV1
  376. #define RCC_APB2_DIV2 RCC_CDCFGR2_CDPPRE2_DIV2
  377. #define RCC_APB2_DIV4 RCC_CDCFGR2_CDPPRE2_DIV4
  378. #define RCC_APB2_DIV8 RCC_CDCFGR2_CDPPRE2_DIV8
  379. #define RCC_APB2_DIV16 RCC_CDCFGR2_CDPPRE2_DIV16
  380. #endif
  381. /**
  382. * @}
  383. */
  384. /** @defgroup RCC_APB4_Clock_Source RCC APB4 Clock Source
  385. * @{
  386. */
  387. #if defined(RCC_D3CFGR_D3PPRE_DIV1)
  388. #define RCC_APB4_DIV1 RCC_D3CFGR_D3PPRE_DIV1
  389. #define RCC_APB4_DIV2 RCC_D3CFGR_D3PPRE_DIV2
  390. #define RCC_APB4_DIV4 RCC_D3CFGR_D3PPRE_DIV4
  391. #define RCC_APB4_DIV8 RCC_D3CFGR_D3PPRE_DIV8
  392. #define RCC_APB4_DIV16 RCC_D3CFGR_D3PPRE_DIV16
  393. #else
  394. #define RCC_APB4_DIV1 RCC_SRDCFGR_SRDPPRE_DIV1
  395. #define RCC_APB4_DIV2 RCC_SRDCFGR_SRDPPRE_DIV2
  396. #define RCC_APB4_DIV4 RCC_SRDCFGR_SRDPPRE_DIV4
  397. #define RCC_APB4_DIV8 RCC_SRDCFGR_SRDPPRE_DIV8
  398. #define RCC_APB4_DIV16 RCC_SRDCFGR_SRDPPRE_DIV16
  399. #endif
  400. /**
  401. * @}
  402. */
  403. /** @defgroup RCC_RTC_Clock_Source RCC RTC Clock Source
  404. * @{
  405. */
  406. #define RCC_RTCCLKSOURCE_NO_CLK (0x00000000U)
  407. #define RCC_RTCCLKSOURCE_LSE (0x00000100U)
  408. #define RCC_RTCCLKSOURCE_LSI (0x00000200U)
  409. #define RCC_RTCCLKSOURCE_HSE_DIV2 (0x00002300U)
  410. #define RCC_RTCCLKSOURCE_HSE_DIV3 (0x00003300U)
  411. #define RCC_RTCCLKSOURCE_HSE_DIV4 (0x00004300U)
  412. #define RCC_RTCCLKSOURCE_HSE_DIV5 (0x00005300U)
  413. #define RCC_RTCCLKSOURCE_HSE_DIV6 (0x00006300U)
  414. #define RCC_RTCCLKSOURCE_HSE_DIV7 (0x00007300U)
  415. #define RCC_RTCCLKSOURCE_HSE_DIV8 (0x00008300U)
  416. #define RCC_RTCCLKSOURCE_HSE_DIV9 (0x00009300U)
  417. #define RCC_RTCCLKSOURCE_HSE_DIV10 (0x0000A300U)
  418. #define RCC_RTCCLKSOURCE_HSE_DIV11 (0x0000B300U)
  419. #define RCC_RTCCLKSOURCE_HSE_DIV12 (0x0000C300U)
  420. #define RCC_RTCCLKSOURCE_HSE_DIV13 (0x0000D300U)
  421. #define RCC_RTCCLKSOURCE_HSE_DIV14 (0x0000E300U)
  422. #define RCC_RTCCLKSOURCE_HSE_DIV15 (0x0000F300U)
  423. #define RCC_RTCCLKSOURCE_HSE_DIV16 (0x00010300U)
  424. #define RCC_RTCCLKSOURCE_HSE_DIV17 (0x00011300U)
  425. #define RCC_RTCCLKSOURCE_HSE_DIV18 (0x00012300U)
  426. #define RCC_RTCCLKSOURCE_HSE_DIV19 (0x00013300U)
  427. #define RCC_RTCCLKSOURCE_HSE_DIV20 (0x00014300U)
  428. #define RCC_RTCCLKSOURCE_HSE_DIV21 (0x00015300U)
  429. #define RCC_RTCCLKSOURCE_HSE_DIV22 (0x00016300U)
  430. #define RCC_RTCCLKSOURCE_HSE_DIV23 (0x00017300U)
  431. #define RCC_RTCCLKSOURCE_HSE_DIV24 (0x00018300U)
  432. #define RCC_RTCCLKSOURCE_HSE_DIV25 (0x00019300U)
  433. #define RCC_RTCCLKSOURCE_HSE_DIV26 (0x0001A300U)
  434. #define RCC_RTCCLKSOURCE_HSE_DIV27 (0x0001B300U)
  435. #define RCC_RTCCLKSOURCE_HSE_DIV28 (0x0001C300U)
  436. #define RCC_RTCCLKSOURCE_HSE_DIV29 (0x0001D300U)
  437. #define RCC_RTCCLKSOURCE_HSE_DIV30 (0x0001E300U)
  438. #define RCC_RTCCLKSOURCE_HSE_DIV31 (0x0001F300U)
  439. #define RCC_RTCCLKSOURCE_HSE_DIV32 (0x00020300U)
  440. #define RCC_RTCCLKSOURCE_HSE_DIV33 (0x00021300U)
  441. #define RCC_RTCCLKSOURCE_HSE_DIV34 (0x00022300U)
  442. #define RCC_RTCCLKSOURCE_HSE_DIV35 (0x00023300U)
  443. #define RCC_RTCCLKSOURCE_HSE_DIV36 (0x00024300U)
  444. #define RCC_RTCCLKSOURCE_HSE_DIV37 (0x00025300U)
  445. #define RCC_RTCCLKSOURCE_HSE_DIV38 (0x00026300U)
  446. #define RCC_RTCCLKSOURCE_HSE_DIV39 (0x00027300U)
  447. #define RCC_RTCCLKSOURCE_HSE_DIV40 (0x00028300U)
  448. #define RCC_RTCCLKSOURCE_HSE_DIV41 (0x00029300U)
  449. #define RCC_RTCCLKSOURCE_HSE_DIV42 (0x0002A300U)
  450. #define RCC_RTCCLKSOURCE_HSE_DIV43 (0x0002B300U)
  451. #define RCC_RTCCLKSOURCE_HSE_DIV44 (0x0002C300U)
  452. #define RCC_RTCCLKSOURCE_HSE_DIV45 (0x0002D300U)
  453. #define RCC_RTCCLKSOURCE_HSE_DIV46 (0x0002E300U)
  454. #define RCC_RTCCLKSOURCE_HSE_DIV47 (0x0002F300U)
  455. #define RCC_RTCCLKSOURCE_HSE_DIV48 (0x00030300U)
  456. #define RCC_RTCCLKSOURCE_HSE_DIV49 (0x00031300U)
  457. #define RCC_RTCCLKSOURCE_HSE_DIV50 (0x00032300U)
  458. #define RCC_RTCCLKSOURCE_HSE_DIV51 (0x00033300U)
  459. #define RCC_RTCCLKSOURCE_HSE_DIV52 (0x00034300U)
  460. #define RCC_RTCCLKSOURCE_HSE_DIV53 (0x00035300U)
  461. #define RCC_RTCCLKSOURCE_HSE_DIV54 (0x00036300U)
  462. #define RCC_RTCCLKSOURCE_HSE_DIV55 (0x00037300U)
  463. #define RCC_RTCCLKSOURCE_HSE_DIV56 (0x00038300U)
  464. #define RCC_RTCCLKSOURCE_HSE_DIV57 (0x00039300U)
  465. #define RCC_RTCCLKSOURCE_HSE_DIV58 (0x0003A300U)
  466. #define RCC_RTCCLKSOURCE_HSE_DIV59 (0x0003B300U)
  467. #define RCC_RTCCLKSOURCE_HSE_DIV60 (0x0003C300U)
  468. #define RCC_RTCCLKSOURCE_HSE_DIV61 (0x0003D300U)
  469. #define RCC_RTCCLKSOURCE_HSE_DIV62 (0x0003E300U)
  470. #define RCC_RTCCLKSOURCE_HSE_DIV63 (0x0003F300U)
  471. /**
  472. * @}
  473. */
  474. /** @defgroup RCC_MCO_Index RCC MCO Index
  475. * @{
  476. */
  477. #define RCC_MCO1 (0x00000000U)
  478. #define RCC_MCO2 (0x00000001U)
  479. /**
  480. * @}
  481. */
  482. /** @defgroup RCC_MCO1_Clock_Source RCC MCO1 Clock Source
  483. * @{
  484. */
  485. #define RCC_MCO1SOURCE_HSI (0x00000000U)
  486. #define RCC_MCO1SOURCE_LSE RCC_CFGR_MCO1_0
  487. #define RCC_MCO1SOURCE_HSE RCC_CFGR_MCO1_1
  488. #define RCC_MCO1SOURCE_PLL1QCLK ((uint32_t)RCC_CFGR_MCO1_0 | RCC_CFGR_MCO1_1)
  489. #define RCC_MCO1SOURCE_HSI48 RCC_CFGR_MCO1_2
  490. /**
  491. * @}
  492. */
  493. /** @defgroup RCC_MCO2_Clock_Source RCC MCO2 Clock Source
  494. * @{
  495. */
  496. #define RCC_MCO2SOURCE_SYSCLK (0x00000000U)
  497. #define RCC_MCO2SOURCE_PLL2PCLK RCC_CFGR_MCO2_0
  498. #define RCC_MCO2SOURCE_HSE RCC_CFGR_MCO2_1
  499. #define RCC_MCO2SOURCE_PLLCLK ((uint32_t)RCC_CFGR_MCO2_0 | RCC_CFGR_MCO2_1)
  500. #define RCC_MCO2SOURCE_CSICLK RCC_CFGR_MCO2_2
  501. #define RCC_MCO2SOURCE_LSICLK ((uint32_t)RCC_CFGR_MCO2_0 | RCC_CFGR_MCO2_2)
  502. /**
  503. * @}
  504. */
  505. /** @defgroup RCC_MCOx_Clock_Prescaler RCC MCOx Clock Prescaler
  506. * @{
  507. */
  508. #define RCC_MCODIV_1 RCC_CFGR_MCO1PRE_0
  509. #define RCC_MCODIV_2 RCC_CFGR_MCO1PRE_1
  510. #define RCC_MCODIV_3 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_1)
  511. #define RCC_MCODIV_4 RCC_CFGR_MCO1PRE_2
  512. #define RCC_MCODIV_5 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_2)
  513. #define RCC_MCODIV_6 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2)
  514. #define RCC_MCODIV_7 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2)
  515. #define RCC_MCODIV_8 RCC_CFGR_MCO1PRE_3
  516. #define RCC_MCODIV_9 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_3)
  517. #define RCC_MCODIV_10 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_3)
  518. #define RCC_MCODIV_11 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_3)
  519. #define RCC_MCODIV_12 ((uint32_t)RCC_CFGR_MCO1PRE_2 | RCC_CFGR_MCO1PRE_3)
  520. #define RCC_MCODIV_13 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_2 | RCC_CFGR_MCO1PRE_3)
  521. #define RCC_MCODIV_14 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2 | RCC_CFGR_MCO1PRE_3)
  522. #define RCC_MCODIV_15 RCC_CFGR_MCO1PRE
  523. /**
  524. * @}
  525. */
  526. /** @defgroup RCC_Interrupt RCC Interrupt
  527. * @{
  528. */
  529. #define RCC_IT_LSIRDY (0x00000001U)
  530. #define RCC_IT_LSERDY (0x00000002U)
  531. #define RCC_IT_HSIRDY (0x00000004U)
  532. #define RCC_IT_HSERDY (0x00000008U)
  533. #define RCC_IT_CSIRDY (0x00000010U)
  534. #define RCC_IT_HSI48RDY (0x00000020U)
  535. #define RCC_IT_PLLRDY (0x00000040U)
  536. #define RCC_IT_PLL2RDY (0x00000080U)
  537. #define RCC_IT_PLL3RDY (0x00000100U)
  538. #define RCC_IT_LSECSS (0x00000200U)
  539. #define RCC_IT_CSS (0x00000400U)
  540. /**
  541. * @}
  542. */
  543. /** @defgroup RCC_Flag RCC Flag
  544. * Elements values convention: XXXYYYYYb
  545. * - YYYYY : Flag position in the register
  546. * - XXX : Register index
  547. * - 001: CR register
  548. * - 010: BDCR register
  549. * - 011: CSR register
  550. * - 100: RSR register
  551. * @{
  552. */
  553. /* Flags in the CR register */
  554. #define RCC_FLAG_HSIRDY ((uint8_t)0x22)
  555. #define RCC_FLAG_HSIDIV ((uint8_t)0x25)
  556. #define RCC_FLAG_CSIRDY ((uint8_t)0x28)
  557. #define RCC_FLAG_HSI48RDY ((uint8_t)0x2D)
  558. #if defined(RCC_CR_D1CKRDY)
  559. #define RCC_FLAG_D1CKRDY ((uint8_t)0x2E)
  560. #else
  561. #define RCC_FLAG_CPUCKRDY ((uint8_t)0x2E)
  562. #define RCC_FLAG_D1CKRDY RCC_FLAG_CPUCKRDY /* alias */
  563. #endif /* RCC_CR_D1CKRDY */
  564. #if defined(RCC_CR_D2CKRDY)
  565. #define RCC_FLAG_D2CKRDY ((uint8_t)0x2F)
  566. #else
  567. #define RCC_FLAG_CDCKRDY ((uint8_t)0x2F)
  568. #define RCC_FLAG_D2CKRDY RCC_FLAG_CDCKRDY /* alias */
  569. #endif /* RCC_CR_D2CKRDY */
  570. #define RCC_FLAG_HSERDY ((uint8_t)0x31)
  571. #define RCC_FLAG_PLLRDY ((uint8_t)0x39)
  572. #define RCC_FLAG_PLL2RDY ((uint8_t)0x3B)
  573. #define RCC_FLAG_PLL3RDY ((uint8_t)0x3D)
  574. /* Flags in the BDCR register */
  575. #define RCC_FLAG_LSERDY ((uint8_t)0x41)
  576. /* Flags in the CSR register */
  577. #define RCC_FLAG_LSIRDY ((uint8_t)0x61)
  578. /* Flags in the RSR register */
  579. #if defined(RCC_RSR_CPURSTF)
  580. #define RCC_FLAG_CPURST ((uint8_t)0x91)
  581. #endif /* RCC_RSR_CPURSTF */
  582. #if defined(RCC_RSR_D1RSTF)
  583. #define RCC_FLAG_D1RST ((uint8_t)0x93)
  584. #else
  585. #define RCC_FLAG_CDRST ((uint8_t)0x93)
  586. #endif /* RCC_RSR_D1RSTF */
  587. #if defined(RCC_RSR_D2RSTF)
  588. #define RCC_FLAG_D2RST ((uint8_t)0x94)
  589. #endif /* RCC_RSR_D2RSTF */
  590. #define RCC_FLAG_BORRST ((uint8_t)0x95)
  591. #define RCC_FLAG_PINRST ((uint8_t)0x96)
  592. #define RCC_FLAG_PORRST ((uint8_t)0x97)
  593. #define RCC_FLAG_SFTRST ((uint8_t)0x98)
  594. #define RCC_FLAG_IWDG1RST ((uint8_t)0x9A)
  595. #define RCC_FLAG_WWDG1RST ((uint8_t)0x9C)
  596. #define RCC_FLAG_LPWR1RST ((uint8_t)0x9E)
  597. #define RCC_FLAG_LPWR2RST ((uint8_t)0x9F)
  598. #if defined(DUAL_CORE)
  599. #define RCC_FLAG_C1RST (RCC_FLAG_CPURST)
  600. #define RCC_FLAG_C2RST ((uint8_t)0x92)
  601. #define RCC_FLAG_SFTR1ST (RCC_FLAG_SFTRST)
  602. #define RCC_FLAG_SFTR2ST ((uint8_t)0x99)
  603. #define RCC_FLAG_WWDG2RST ((uint8_t)0x9D)
  604. #define RCC_FLAG_IWDG2RST ((uint8_t)0x9B)
  605. #endif /*DUAL_CORE*/
  606. /**
  607. * @}
  608. */
  609. /** @defgroup RCC_LSEDrive_Config LSE Drive Config
  610. * @{
  611. */
  612. #define RCC_LSEDRIVE_LOW (0x00000000U) /*!< LSE low drive capability */
  613. #define RCC_LSEDRIVE_MEDIUMLOW RCC_BDCR_LSEDRV_0 /*!< LSE medium low drive capability */
  614. #define RCC_LSEDRIVE_MEDIUMHIGH RCC_BDCR_LSEDRV_1 /*!< LSE medium high drive capability */
  615. #define RCC_LSEDRIVE_HIGH RCC_BDCR_LSEDRV /*!< LSE high drive capability */
  616. /**
  617. * @}
  618. */
  619. /** @defgroup RCC_Stop_WakeUpClock RCC Stop WakeUpClock
  620. * @{
  621. */
  622. #define RCC_STOP_WAKEUPCLOCK_HSI (0x00000000U)
  623. #define RCC_STOP_WAKEUPCLOCK_CSI RCC_CFGR_STOPWUCK
  624. /**
  625. * @}
  626. */
  627. /** @defgroup RCC_Stop_KernelWakeUpClock RCC Stop KernelWakeUpClock
  628. * @{
  629. */
  630. #define RCC_STOP_KERWAKEUPCLOCK_HSI (0x00000000U)
  631. #define RCC_STOP_KERWAKEUPCLOCK_CSI RCC_CFGR_STOPKERWUCK
  632. /**
  633. * @}
  634. */
  635. #if defined(RCC_VER_X)
  636. #define HAL_RCC_REV_Y_HSITRIM_Pos (12U)
  637. #define HAL_RCC_REV_Y_HSITRIM_Msk (0x3F000U)
  638. #define HAL_RCC_REV_Y_CSITRIM_Pos (26U)
  639. #define HAL_RCC_REV_Y_CSITRIM_Msk (0x7C000000U)
  640. #endif /* RCC_VER_X */
  641. /**
  642. * @}
  643. */
  644. /* Exported macros -----------------------------------------------------------*/
  645. /** @defgroup RCC_Exported_Macros RCC Exported Macros
  646. * @{
  647. */
  648. /** @brief Enable or disable the AHB3 peripheral clock.
  649. * @note After reset, the peripheral clock (used for registers read/write access)
  650. * is disabled and the application software has to enable this clock before
  651. * using it.
  652. */
  653. #define __HAL_RCC_MDMA_CLK_ENABLE() do { \
  654. __IO uint32_t tmpreg; \
  655. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_MDMAEN);\
  656. /* Delay after an RCC peripheral clock enabling */ \
  657. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_MDMAEN);\
  658. UNUSED(tmpreg); \
  659. } while(0)
  660. #define __HAL_RCC_DMA2D_CLK_ENABLE() do { \
  661. __IO uint32_t tmpreg; \
  662. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\
  663. /* Delay after an RCC peripheral clock enabling */ \
  664. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\
  665. UNUSED(tmpreg); \
  666. } while(0)
  667. #if defined(JPEG)
  668. #define __HAL_RCC_JPGDECEN_CLK_ENABLE() do { \
  669. __IO uint32_t tmpreg; \
  670. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\
  671. /* Delay after an RCC peripheral clock enabling */ \
  672. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\
  673. UNUSED(tmpreg); \
  674. } while(0)
  675. #endif /* JPEG */
  676. #define __HAL_RCC_FMC_CLK_ENABLE() do { \
  677. __IO uint32_t tmpreg; \
  678. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN);\
  679. /* Delay after an RCC peripheral clock enabling */ \
  680. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN);\
  681. UNUSED(tmpreg); \
  682. } while(0)
  683. #if defined(QUADSPI)
  684. #define __HAL_RCC_QSPI_CLK_ENABLE() do { \
  685. __IO uint32_t tmpreg; \
  686. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_QSPIEN);\
  687. /* Delay after an RCC peripheral clock enabling */ \
  688. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_QSPIEN);\
  689. UNUSED(tmpreg); \
  690. } while(0)
  691. #endif /* QUADSPI */
  692. #if defined(OCTOSPI1)
  693. #define __HAL_RCC_OSPI1_CLK_ENABLE() do { \
  694. __IO uint32_t tmpreg; \
  695. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OSPI1EN);\
  696. /* Delay after an RCC peripheral clock enabling */ \
  697. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OSPI1EN);\
  698. UNUSED(tmpreg); \
  699. } while(0)
  700. #endif /* OCTOSPI1 */
  701. #if defined(OCTOSPI2)
  702. #define __HAL_RCC_OSPI2_CLK_ENABLE() do { \
  703. __IO uint32_t tmpreg; \
  704. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OSPI2EN);\
  705. /* Delay after an RCC peripheral clock enabling */ \
  706. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OSPI2EN);\
  707. UNUSED(tmpreg); \
  708. } while(0)
  709. #endif /* OCTOSPI2 */
  710. #if defined(OCTOSPIM)
  711. #define __HAL_RCC_OCTOSPIM_CLK_ENABLE() do { \
  712. __IO uint32_t tmpreg; \
  713. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_IOMNGREN);\
  714. /* Delay after an RCC peripheral clock enabling */ \
  715. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_IOMNGREN);\
  716. UNUSED(tmpreg); \
  717. } while(0)
  718. #endif /* OCTOSPIM */
  719. #if defined(OTFDEC1)
  720. #define __HAL_RCC_OTFDEC1_CLK_ENABLE() do { \
  721. __IO uint32_t tmpreg; \
  722. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OTFDEC1EN);\
  723. /* Delay after an RCC peripheral clock enabling */ \
  724. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OTFDEC1EN);\
  725. UNUSED(tmpreg); \
  726. } while(0)
  727. #endif /* OTFDEC1 */
  728. #if defined(OTFDEC2)
  729. #define __HAL_RCC_OTFDEC2_CLK_ENABLE() do { \
  730. __IO uint32_t tmpreg; \
  731. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OTFDEC2EN);\
  732. /* Delay after an RCC peripheral clock enabling */ \
  733. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_OTFDEC2EN);\
  734. UNUSED(tmpreg); \
  735. } while(0)
  736. #endif /* OTFDEC2 */
  737. #if defined(GFXMMU)
  738. #define __HAL_RCC_GFXMMU_CLK_ENABLE() do { \
  739. __IO uint32_t tmpreg; \
  740. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_GFXMMUEN);\
  741. /* Delay after an RCC peripheral clock enabling */ \
  742. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_GFXMMUEN);\
  743. UNUSED(tmpreg); \
  744. } while(0)
  745. #endif /* GFXMMU */
  746. #define __HAL_RCC_SDMMC1_CLK_ENABLE() do { \
  747. __IO uint32_t tmpreg; \
  748. SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\
  749. /* Delay after an RCC peripheral clock enabling */ \
  750. tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\
  751. UNUSED(tmpreg); \
  752. } while(0)
  753. #define __HAL_RCC_MDMA_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_MDMAEN))
  754. #define __HAL_RCC_DMA2D_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_DMA2DEN))
  755. #if defined(JPEG)
  756. #define __HAL_RCC_JPGDECEN_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_JPGDECEN))
  757. #endif /* JPEG */
  758. #define __HAL_RCC_FMC_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_FMCEN))
  759. #if defined(QUADSPI)
  760. #define __HAL_RCC_QSPI_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_QSPIEN))
  761. #endif /* QUADSPI */
  762. #if defined(OCTOSPI1)
  763. #define __HAL_RCC_OSPI1_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_OSPI1EN))
  764. #endif /* OCTOSPII */
  765. #if defined(OCTOSPI2)
  766. #define __HAL_RCC_OSPI2_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_OSPI2EN))
  767. #endif /* OCTOSPI2 */
  768. #define __HAL_RCC_SDMMC1_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_SDMMC1EN))
  769. #if defined(OCTOSPIM)
  770. #define __HAL_RCC_OCTOSPIM_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_IOMNGREN))
  771. #endif /* OCTOSPIM */
  772. #if defined(OTFDEC1)
  773. #define __HAL_RCC_OTFDEC1_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_OTFDEC1EN))
  774. #endif /* OTOFDEC1 */
  775. #if defined(OTFDEC2)
  776. #define __HAL_RCC_OTFDEC2_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_OTFDEC2EN))
  777. #endif /* OTOFDEC2 */
  778. #if defined(GFXMMU)
  779. #define __HAL_RCC_GFXMMU_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_GFXMMUEN))
  780. #endif /* GFXMMU */
  781. /** @brief Get the enable or disable status of the AHB3 peripheral clock
  782. * @note After reset, the peripheral clock (used for registers read/write access)
  783. * is disabled and the application software has to enable this clock before
  784. * using it.
  785. */
  786. #define __HAL_RCC_MDMA_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_MDMAEN) != 0U)
  787. #define __HAL_RCC_DMA2D_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_DMA2DEN) != 0U)
  788. #if defined(JPEG)
  789. #define __HAL_RCC_JPGDECEN_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_JPGDECEN) != 0U)
  790. #endif /* JPEG */
  791. #define __HAL_RCC_FMC_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_FMCEN) != 0U)
  792. #if defined (QUADSPI)
  793. #define __HAL_RCC_QSPI_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_QSPIEN) != 0U)
  794. #endif /* QUADSPI */
  795. #if defined(OCTOSPI1)
  796. #define __HAL_RCC_OSPI1_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OSPI1EN) != 0U)
  797. #endif /* OCTOSPII */
  798. #if defined(OCTOSPI2)
  799. #define __HAL_RCC_OSPI2_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OSPI2EN) != 0U)
  800. #endif /* OCTOSPI2 */
  801. #define __HAL_RCC_SDMMC1_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_SDMMC1EN) != 0U)
  802. #if defined(OCTOSPIM)
  803. #define __HAL_RCC_OCTOSPIM_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_IOMNGREN) != 0U)
  804. #endif /* OCTOSPIM */
  805. #if defined(OTFDEC1)
  806. #define __HAL_RCC_OTFDEC1_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OTFDEC1EN) != 0U)
  807. #endif /* OTOFDEC1 */
  808. #if defined(OTFDEC2)
  809. #define __HAL_RCC_OTFDEC2_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OTFDEC2EN) != 0U)
  810. #endif /* OTOFDEC2 */
  811. #if defined(GFXMMU)
  812. #define __HAL_RCC_GFXMMU_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_GFXMMUEN) != 0U)
  813. #endif /* GFXMMU */
  814. #define __HAL_RCC_MDMA_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_MDMAEN) == 0U)
  815. #define __HAL_RCC_DMA2D_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_DMA2DEN) == 0U)
  816. #if defined(JPEG)
  817. #define __HAL_RCC_JPGDECEN_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_JPGDECEN) == 0U)
  818. #endif /* JPEG */
  819. #define __HAL_RCC_FMC_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_FMCEN) == 0U)
  820. #if defined (QUADSPI)
  821. #define __HAL_RCC_QSPI_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_QSPIEN) == 0U)
  822. #endif /* QUADSPI */
  823. #define __HAL_RCC_SDMMC1_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_SDMMC1EN) == 0U)
  824. #if defined(OCTOSPI1)
  825. #define __HAL_RCC_OSPI1_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OSPI1EN) == 0U)
  826. #endif
  827. #if defined(OCTOSPI2)
  828. #define __HAL_RCC_OSPI2_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OSPI2EN) == 0U)
  829. #endif
  830. #if defined(OCTOSPIM)
  831. #define __HAL_RCC_OCTOSPIM_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_IOMNGREN) == 0U)
  832. #endif
  833. #if defined(OTFDEC1)
  834. #define __HAL_RCC_OTFDEC1_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OTFDEC1EN) == 0U)
  835. #endif
  836. #if defined(OTFDEC2)
  837. #define __HAL_RCC_OTFDEC2_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_OTFDEC2EN) == 0U)
  838. #endif
  839. #if defined(GFXMMU)
  840. #define __HAL_RCC_GFXMMU_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_GFXMMUEN) == 0U)
  841. #endif
  842. /** @brief Enable or disable the AHB1 peripheral clock.
  843. * @note After reset, the peripheral clock (used for registers read/write access)
  844. * is disabled and the application software has to enable this clock before
  845. * using it.
  846. */
  847. #define __HAL_RCC_DMA1_CLK_ENABLE() do { \
  848. __IO uint32_t tmpreg; \
  849. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  850. /* Delay after an RCC peripheral clock enabling */ \
  851. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  852. UNUSED(tmpreg); \
  853. } while(0)
  854. #define __HAL_RCC_DMA2_CLK_ENABLE() do { \
  855. __IO uint32_t tmpreg; \
  856. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  857. /* Delay after an RCC peripheral clock enabling */ \
  858. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  859. UNUSED(tmpreg); \
  860. } while(0)
  861. #define __HAL_RCC_ADC12_CLK_ENABLE() do { \
  862. __IO uint32_t tmpreg; \
  863. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ADC12EN);\
  864. /* Delay after an RCC peripheral clock enabling */ \
  865. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ADC12EN);\
  866. UNUSED(tmpreg); \
  867. } while(0)
  868. #if defined(DUAL_CORE)
  869. #define __HAL_RCC_ART_CLK_ENABLE() do { \
  870. __IO uint32_t tmpreg; \
  871. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ARTEN);\
  872. /* Delay after an RCC peripheral clock enabling */ \
  873. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ARTEN);\
  874. UNUSED(tmpreg); \
  875. } while(0)
  876. #endif /*DUAL_CORE*/
  877. #if defined(RCC_AHB1ENR_CRCEN)
  878. #define __HAL_RCC_CRC_CLK_ENABLE() do { \
  879. __IO uint32_t tmpreg; \
  880. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_CRCEN);\
  881. /* Delay after an RCC peripheral clock enabling */ \
  882. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_CRCEN);\
  883. UNUSED(tmpreg); \
  884. } while(0)
  885. #endif
  886. #if defined(ETH)
  887. #define __HAL_RCC_ETH1MAC_CLK_ENABLE() do { \
  888. __IO uint32_t tmpreg; \
  889. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\
  890. /* Delay after an RCC peripheral clock enabling */ \
  891. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\
  892. UNUSED(tmpreg); \
  893. } while(0)
  894. #define __HAL_RCC_ETH1TX_CLK_ENABLE() do { \
  895. __IO uint32_t tmpreg; \
  896. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\
  897. /* Delay after an RCC peripheral clock enabling */ \
  898. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\
  899. UNUSED(tmpreg); \
  900. } while(0)
  901. #define __HAL_RCC_ETH1RX_CLK_ENABLE() do { \
  902. __IO uint32_t tmpreg; \
  903. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\
  904. /* Delay after an RCC peripheral clock enabling */ \
  905. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\
  906. UNUSED(tmpreg); \
  907. } while(0)
  908. #endif
  909. #define __HAL_RCC_USB1_OTG_HS_CLK_ENABLE() do { \
  910. __IO uint32_t tmpreg; \
  911. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\
  912. /* Delay after an RCC peripheral clock enabling */ \
  913. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\
  914. UNUSED(tmpreg); \
  915. } while(0)
  916. #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE() do { \
  917. __IO uint32_t tmpreg; \
  918. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\
  919. /* Delay after an RCC peripheral clock enabling */ \
  920. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\
  921. UNUSED(tmpreg); \
  922. } while(0)
  923. #if defined(USB2_OTG_FS)
  924. #define __HAL_RCC_USB2_OTG_FS_CLK_ENABLE() do { \
  925. __IO uint32_t tmpreg; \
  926. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\
  927. /* Delay after an RCC peripheral clock enabling */ \
  928. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\
  929. UNUSED(tmpreg); \
  930. } while(0)
  931. #define __HAL_RCC_USB2_OTG_FS_ULPI_CLK_ENABLE() do { \
  932. __IO uint32_t tmpreg; \
  933. SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB2OTGHSULPIEN);\
  934. /* Delay after an RCC peripheral clock enabling */ \
  935. tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB2OTGHSULPIEN);\
  936. UNUSED(tmpreg); \
  937. } while(0)
  938. #endif
  939. #define __HAL_RCC_DMA1_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_DMA1EN))
  940. #define __HAL_RCC_DMA2_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_DMA2EN))
  941. #define __HAL_RCC_ADC12_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ADC12EN))
  942. #if defined(DUAL_CORE)
  943. #define __HAL_RCC_ART_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ARTEN))
  944. #endif /*DUAL_CORE*/
  945. #if defined(RCC_AHB1ENR_CRCEN)
  946. #define __HAL_RCC_CRC_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_CRCEN))
  947. #endif
  948. #if defined(ETH)
  949. #define __HAL_RCC_ETH1MAC_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1MACEN))
  950. #define __HAL_RCC_ETH1TX_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1TXEN))
  951. #define __HAL_RCC_ETH1RX_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1RXEN))
  952. #endif
  953. #define __HAL_RCC_USB1_OTG_HS_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSEN))
  954. #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSULPIEN))
  955. #if defined(USB2_OTG_FS)
  956. #define __HAL_RCC_USB2_OTG_FS_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSEN))
  957. #define __HAL_RCC_USB2_OTG_FS_ULPI_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSULPIEN))
  958. #endif /* USB2_OTG_FS */
  959. /** @brief Get the enable or disable status of the AHB1 peripheral clock
  960. * @note After reset, the peripheral clock (used for registers read/write access)
  961. * is disabled and the application software has to enable this clock before
  962. * using it.
  963. */
  964. #define __HAL_RCC_DMA1_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA1EN) != 0U)
  965. #define __HAL_RCC_DMA2_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA2EN) != 0U)
  966. #define __HAL_RCC_ADC12_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ADC12EN) != 0U)
  967. #if defined(DUAL_CORE)
  968. #define __HAL_RCC_ART_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ARTEN) != 0U)
  969. #endif /*DUAL_CORE*/
  970. #if defined(RCC_AHB1ENR_CRCEN)
  971. #define __HAL_RCC_CRC_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_CRCEN) != 0U)
  972. #endif
  973. #if defined(ETH)
  974. #define __HAL_RCC_ETH1MAC_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1MACEN) != 0U)
  975. #define __HAL_RCC_ETH1TX_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1TXEN) != 0U)
  976. #define __HAL_RCC_ETH1RX_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1RXEN) != 0U)
  977. #endif
  978. #define __HAL_RCC_USB1_OTG_HS_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSEN) != 0U)
  979. #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSULPIEN) != 0U)
  980. #if defined(USB2_OTG_FS)
  981. #define __HAL_RCC_USB2_OTG_FS_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB2OTGHSEN) != 0U)
  982. #define __HAL_RCC_USB2_OTG_FS_ULPI_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB2OTGHSULPIEN) != 0U)
  983. #endif /* USB2_OTG_FS */
  984. #define __HAL_RCC_DMA1_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA1EN) == 0U)
  985. #define __HAL_RCC_DMA2_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA2EN) == 0U)
  986. #define __HAL_RCC_ADC12_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ADC12EN) == 0U)
  987. #if defined(DUAL_CORE)
  988. #define __HAL_RCC_ART_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ARTEN) == 0U)
  989. #endif /*DUAL_CORE*/
  990. #if defined(RCC_AHB1ENR_CRCEN)
  991. #define __HAL_RCC_CRC_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_CRCEN) == 0U)
  992. #endif
  993. #if defined(ETH)
  994. #define __HAL_RCC_ETH1MAC_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1MACEN) == 0U)
  995. #define __HAL_RCC_ETH1TX_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1TXEN) == 0U)
  996. #define __HAL_RCC_ETH1RX_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1RXEN) == 0U)
  997. #endif
  998. #define __HAL_RCC_USB1_OTG_HS_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSEN) == 0U)
  999. #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSULPIEN) == 0U)
  1000. #if defined(USB2_OTG_FS)
  1001. #define __HAL_RCC_USB2_OTG_FS_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB2OTGHSEN) == 0U)
  1002. #define __HAL_RCC_USB2_OTG_FS_ULPI_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB2OTGHSULPIEN) == 0U)
  1003. #endif /* USB2_OTG_FS */
  1004. /** @brief Enable or disable the AHB2 peripheral clock.
  1005. * @note After reset, the peripheral clock (used for registers read/write access)
  1006. * is disabled and the application software has to enable this clock before
  1007. * using it.
  1008. */
  1009. #if defined(DCMI) && defined(PSSI)
  1010. #define __HAL_RCC_DCMI_PSSI_CLK_ENABLE() do { \
  1011. __IO uint32_t tmpreg; \
  1012. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_DCMI_PSSIEN);\
  1013. /* Delay after an RCC peripheral clock enabling */ \
  1014. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_DCMI_PSSIEN);\
  1015. UNUSED(tmpreg); \
  1016. } while(0)
  1017. #define __HAL_RCC_DCMI_CLK_ENABLE() __HAL_RCC_DCMI_PSSI_CLK_ENABLE() /* for API backward compatibility*/
  1018. #else
  1019. #define __HAL_RCC_DCMI_CLK_ENABLE() do { \
  1020. __IO uint32_t tmpreg; \
  1021. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_DCMIEN);\
  1022. /* Delay after an RCC peripheral clock enabling */ \
  1023. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_DCMIEN);\
  1024. UNUSED(tmpreg); \
  1025. } while(0)
  1026. #endif /* DCMI && PSSI */
  1027. #if defined(CRYP)
  1028. #define __HAL_RCC_CRYP_CLK_ENABLE() do { \
  1029. __IO uint32_t tmpreg; \
  1030. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_CRYPEN);\
  1031. /* Delay after an RCC peripheral clock enabling */ \
  1032. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_CRYPEN);\
  1033. UNUSED(tmpreg); \
  1034. } while(0)
  1035. #endif /* CRYP */
  1036. #if defined(HASH)
  1037. #define __HAL_RCC_HASH_CLK_ENABLE() do { \
  1038. __IO uint32_t tmpreg; \
  1039. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_HASHEN);\
  1040. /* Delay after an RCC peripheral clock enabling */ \
  1041. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_HASHEN);\
  1042. UNUSED(tmpreg); \
  1043. } while(0)
  1044. #endif /* HASH */
  1045. #define __HAL_RCC_RNG_CLK_ENABLE() do { \
  1046. __IO uint32_t tmpreg; \
  1047. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_RNGEN);\
  1048. /* Delay after an RCC peripheral clock enabling */ \
  1049. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_RNGEN);\
  1050. UNUSED(tmpreg); \
  1051. } while(0)
  1052. #define __HAL_RCC_SDMMC2_CLK_ENABLE() do { \
  1053. __IO uint32_t tmpreg; \
  1054. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\
  1055. /* Delay after an RCC peripheral clock enabling */ \
  1056. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\
  1057. UNUSED(tmpreg); \
  1058. } while(0)
  1059. #if defined(FMAC)
  1060. #define __HAL_RCC_FMAC_CLK_ENABLE() do { \
  1061. __IO uint32_t tmpreg; \
  1062. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_FMACEN);\
  1063. /* Delay after an RCC peripheral clock enabling */ \
  1064. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_FMACEN);\
  1065. UNUSED(tmpreg); \
  1066. } while(0)
  1067. #endif /* FMAC */
  1068. #if defined(CORDIC)
  1069. #define __HAL_RCC_CORDIC_CLK_ENABLE() do { \
  1070. __IO uint32_t tmpreg; \
  1071. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_CORDICEN);\
  1072. /* Delay after an RCC peripheral clock enabling */ \
  1073. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_CORDICEN);\
  1074. UNUSED(tmpreg); \
  1075. } while(0)
  1076. #endif /* CORDIC */
  1077. #if defined(RCC_AHB2ENR_D2SRAM1EN)
  1078. #define __HAL_RCC_D2SRAM1_CLK_ENABLE() do { \
  1079. __IO uint32_t tmpreg; \
  1080. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\
  1081. /* Delay after an RCC peripheral clock enabling */ \
  1082. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\
  1083. UNUSED(tmpreg); \
  1084. } while(0)
  1085. #else
  1086. #define __HAL_RCC_AHBSRAM1_CLK_ENABLE() do { \
  1087. __IO uint32_t tmpreg; \
  1088. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_AHBSRAM1EN);\
  1089. /* Delay after an RCC peripheral clock enabling */ \
  1090. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_AHBSRAM1EN);\
  1091. UNUSED(tmpreg); \
  1092. } while(0)
  1093. #endif /* RCC_AHB2ENR_D2SRAM1EN */
  1094. #if defined(RCC_AHB2ENR_D2SRAM2EN)
  1095. #define __HAL_RCC_D2SRAM2_CLK_ENABLE() do { \
  1096. __IO uint32_t tmpreg; \
  1097. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\
  1098. /* Delay after an RCC peripheral clock enabling */ \
  1099. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\
  1100. UNUSED(tmpreg); \
  1101. } while(0)
  1102. #else
  1103. #define __HAL_RCC_AHBSRAM2_CLK_ENABLE() do { \
  1104. __IO uint32_t tmpreg; \
  1105. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_AHBSRAM2EN);\
  1106. /* Delay after an RCC peripheral clock enabling */ \
  1107. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_AHBSRAM2EN);\
  1108. UNUSED(tmpreg); \
  1109. } while(0)
  1110. #endif /* RCC_AHB2ENR_D2SRAM2EN */
  1111. #if defined(RCC_AHB2ENR_D2SRAM3EN)
  1112. #define __HAL_RCC_D2SRAM3_CLK_ENABLE() do { \
  1113. __IO uint32_t tmpreg; \
  1114. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\
  1115. /* Delay after an RCC peripheral clock enabling */ \
  1116. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\
  1117. UNUSED(tmpreg); \
  1118. } while(0)
  1119. #endif
  1120. #if defined(RCC_AHB2ENR_HSEMEN)
  1121. #define __HAL_RCC_HSEM_CLK_ENABLE() do { \
  1122. __IO uint32_t tmpreg; \
  1123. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_HSEMEN);\
  1124. /* Delay after an RCC peripheral clock enabling */ \
  1125. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_HSEMEN);\
  1126. UNUSED(tmpreg); \
  1127. } while(0)
  1128. #endif /* RCC_AHB2ENR_HSEMEN */
  1129. #if defined(BDMA1)
  1130. #define __HAL_RCC_BDMA1_CLK_ENABLE() do { \
  1131. __IO uint32_t tmpreg; \
  1132. SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_BDMA1EN);\
  1133. /* Delay after an RCC peripheral clock enabling */ \
  1134. tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_BDMA1EN);\
  1135. UNUSED(tmpreg); \
  1136. } while(0)
  1137. #endif /* BDMA1 */
  1138. #if defined(DCMI) && defined(PSSI)
  1139. #define __HAL_RCC_DCMI_PSSI_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_DCMI_PSSIEN))
  1140. #define __HAL_RCC_DCMI_CLK_DISABLE() __HAL_RCC_DCMI_PSSI_CLK_DISABLE() /* for API backward compatibility*/
  1141. #else
  1142. #define __HAL_RCC_DCMI_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_DCMIEN))
  1143. #endif /* DCMI && PSSI */
  1144. #if defined(CRYP)
  1145. #define __HAL_RCC_CRYP_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_CRYPEN))
  1146. #endif /* CRYP */
  1147. #if defined(HASH)
  1148. #define __HAL_RCC_HASH_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_HASHEN))
  1149. #endif /* HASH */
  1150. #define __HAL_RCC_RNG_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_RNGEN))
  1151. #define __HAL_RCC_SDMMC2_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_SDMMC2EN))
  1152. #if defined(FMAC)
  1153. #define __HAL_RCC_FMAC_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_FMACEN))
  1154. #endif /* FMAC */
  1155. #if defined(CORDIC)
  1156. #define __HAL_RCC_CORDIC_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_CORDICEN))
  1157. #endif /* CORDIC */
  1158. #if defined(RCC_AHB2ENR_D2SRAM1EN)
  1159. #define __HAL_RCC_D2SRAM1_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM1EN))
  1160. #else
  1161. #define __HAL_RCC_AHBSRAM1_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_AHBSRAM1EN))
  1162. #endif /* RCC_AHB2ENR_D2SRAM1EN */
  1163. #if defined(RCC_AHB2ENR_D2SRAM2EN)
  1164. #define __HAL_RCC_D2SRAM2_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM2EN))
  1165. #else
  1166. #define __HAL_RCC_AHBSRAM2_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_AHBSRAM2EN))
  1167. #endif /* RCC_AHB2ENR_D2SRAM2EN */
  1168. #if defined(RCC_AHB2ENR_D2SRAM3EN)
  1169. #define __HAL_RCC_D2SRAM3_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM3EN))
  1170. #endif
  1171. #if defined(RCC_AHB2ENR_HSEMEN)
  1172. #define __HAL_RCC_HSEM_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_HSEMEN))
  1173. #endif
  1174. #if defined(BDMA1)
  1175. #define __HAL_RCC_BDMA1_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_BDMA1EN))
  1176. #endif
  1177. /** @brief Get the enable or disable status of the AHB2 peripheral clock
  1178. * @note After reset, the peripheral clock (used for registers read/write access)
  1179. * is disabled and the application software has to enable this clock before
  1180. * using it.
  1181. */
  1182. #if defined(DCMI) && defined(PSSI)
  1183. #define __HAL_RCC_DCMI_PSSI_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_DCMI_PSSIEN) != 0U)
  1184. #define __HAL_RCC_DCMI_IS_CLK_ENABLED() __HAL_RCC_DCMI_PSSI_IS_CLK_ENABLED() /* for API backward compatibility*/
  1185. #else
  1186. #define __HAL_RCC_DCMI_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_DCMIEN) != 0U)
  1187. #endif /* DCMI && PSSI */
  1188. #if defined(CRYP)
  1189. #define __HAL_RCC_CRYP_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_CRYPEN) != 0U)
  1190. #endif /* CRYP */
  1191. #if defined(HASH)
  1192. #define __HAL_RCC_HASH_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_HASHEN) != 0U)
  1193. #endif /* HASH */
  1194. #define __HAL_RCC_RNG_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_RNGEN) != 0U)
  1195. #define __HAL_RCC_SDMMC2_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_SDMMC2EN) != 0U)
  1196. #if defined(FMAC)
  1197. #define __HAL_RCC_FMAC_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_FMACEN) != 0U)
  1198. #endif /* FMAC */
  1199. #if defined(CORDIC)
  1200. #define __HAL_RCC_CORDIC_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_CORDICEN) != 0U)
  1201. #endif /* CORDIC */
  1202. #if defined(RCC_AHB2ENR_D2SRAM1EN)
  1203. #define __HAL_RCC_D2SRAM1_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM1EN) != 0U)
  1204. #else
  1205. #define __HAL_RCC_AHBSRAM1_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_AHBSRAM1EN) != 0U)
  1206. #endif /* RCC_AHB2ENR_D2SRAM1EN */
  1207. #if defined(RCC_AHB2ENR_D2SRAM2EN)
  1208. #define __HAL_RCC_D2SRAM2_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM2EN) != 0U)
  1209. #else
  1210. #define __HAL_RCC_AHBSRAM2_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_AHBSRAM2EN) != 0U)
  1211. #endif /* RCC_AHB2ENR_D2SRAM2EN */
  1212. #if defined(RCC_AHB2ENR_D2SRAM3EN)
  1213. #define __HAL_RCC_D2SRAM3_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM3EN) != 0U)
  1214. #endif
  1215. #if defined(RCC_AHB2ENR_HSEMEN)
  1216. #define __HAL_RCC_HSEM_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_HSEMEN) != 0U)
  1217. #endif
  1218. #if defined(BDMA1)
  1219. #define __HAL_RCC_BDMA1_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_BDMA1EN) != 0U)
  1220. #endif
  1221. #if defined(DCMI) && defined(PSSI)
  1222. #define __HAL_RCC_DCMI_PSSI_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_DCMI_PSSIEN) == 0U)
  1223. #define __HAL_RCC_DCMI_IS_CLK_DISABLED() __HAL_RCC_DCMI_PSSI_IS_CLK_DISABLED() /* for API backward compatibility*/
  1224. #else
  1225. #define __HAL_RCC_DCMI_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_DCMIEN) == 0U)
  1226. #endif /* DCMI && PSSI */
  1227. #if defined(CRYP)
  1228. #define __HAL_RCC_CRYP_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_CRYPEN) == 0U)
  1229. #endif /* CRYP */
  1230. #if defined(HASH)
  1231. #define __HAL_RCC_HASH_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_HASHEN) == 0U)
  1232. #endif /* HASH */
  1233. #define __HAL_RCC_RNG_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_RNGEN) == 0U)
  1234. #define __HAL_RCC_SDMMC2_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_SDMMC2EN) == 0U)
  1235. #if defined(FMAC)
  1236. #define __HAL_RCC_FMAC_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_FMACEN) == 0U)
  1237. #endif /* FMAC */
  1238. #if defined(CORDIC)
  1239. #define __HAL_RCC_CORDIC_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_CORDICEN) == 0U)
  1240. #endif /* CORDIC */
  1241. #if defined(RCC_AHB2ENR_D2SRAM1EN)
  1242. #define __HAL_RCC_D2SRAM1_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM1EN) == 0U)
  1243. #else
  1244. #define __HAL_RCC_AHBSRAM1_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_AHBSRAM1EN) == 0U)
  1245. #endif /* RCC_AHB2ENR_D2SRAM1EN */
  1246. #if defined(RCC_AHB2ENR_D2SRAM2EN)
  1247. #define __HAL_RCC_D2SRAM2_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM2EN) == 0U)
  1248. #else
  1249. #define __HAL_RCC_AHBSRAM2_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_AHBSRAM2EN) == 0U)
  1250. #endif /* RCC_AHB2ENR_D2SRAM2EN */
  1251. #if defined(RCC_AHB2ENR_D2SRAM3EN)
  1252. #define __HAL_RCC_D2SRAM3_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM3EN) == 0U)
  1253. #endif
  1254. #if defined(RCC_AHB2ENR_HSEMEN)
  1255. #define __HAL_RCC_HSEM_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_HSEMEN) == 0U)
  1256. #endif
  1257. #if defined(BDMA1)
  1258. #define __HAL_RCC_BDMA1_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_BDMA1EN) == 0U)
  1259. #endif
  1260. /** @brief Enable or disable the AHB4 peripheral clock.
  1261. * @note After reset, the peripheral clock (used for registers read/write access)
  1262. * is disabled and the application software has to enable this clock before
  1263. * using it.
  1264. */
  1265. #define __HAL_RCC_GPIOA_CLK_ENABLE() do { \
  1266. __IO uint32_t tmpreg; \
  1267. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\
  1268. /* Delay after an RCC peripheral clock enabling */ \
  1269. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\
  1270. UNUSED(tmpreg); \
  1271. } while(0)
  1272. #define __HAL_RCC_GPIOB_CLK_ENABLE() do { \
  1273. __IO uint32_t tmpreg; \
  1274. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\
  1275. /* Delay after an RCC peripheral clock enabling */ \
  1276. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\
  1277. UNUSED(tmpreg); \
  1278. } while(0)
  1279. #define __HAL_RCC_GPIOC_CLK_ENABLE() do { \
  1280. __IO uint32_t tmpreg; \
  1281. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\
  1282. /* Delay after an RCC peripheral clock enabling */ \
  1283. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\
  1284. UNUSED(tmpreg); \
  1285. } while(0)
  1286. #define __HAL_RCC_GPIOD_CLK_ENABLE() do { \
  1287. __IO uint32_t tmpreg; \
  1288. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIODEN);\
  1289. /* Delay after an RCC peripheral clock enabling */ \
  1290. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIODEN);\
  1291. UNUSED(tmpreg); \
  1292. } while(0)
  1293. #define __HAL_RCC_GPIOE_CLK_ENABLE() do { \
  1294. __IO uint32_t tmpreg; \
  1295. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\
  1296. /* Delay after an RCC peripheral clock enabling */ \
  1297. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\
  1298. UNUSED(tmpreg); \
  1299. } while(0)
  1300. #define __HAL_RCC_GPIOF_CLK_ENABLE() do { \
  1301. __IO uint32_t tmpreg; \
  1302. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\
  1303. /* Delay after an RCC peripheral clock enabling */ \
  1304. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\
  1305. UNUSED(tmpreg); \
  1306. } while(0)
  1307. #define __HAL_RCC_GPIOG_CLK_ENABLE() do { \
  1308. __IO uint32_t tmpreg; \
  1309. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\
  1310. /* Delay after an RCC peripheral clock enabling */ \
  1311. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\
  1312. UNUSED(tmpreg); \
  1313. } while(0)
  1314. #define __HAL_RCC_GPIOH_CLK_ENABLE() do { \
  1315. __IO uint32_t tmpreg; \
  1316. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\
  1317. /* Delay after an RCC peripheral clock enabling */ \
  1318. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\
  1319. UNUSED(tmpreg); \
  1320. } while(0)
  1321. #if defined(GPIOI)
  1322. #define __HAL_RCC_GPIOI_CLK_ENABLE() do { \
  1323. __IO uint32_t tmpreg; \
  1324. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\
  1325. /* Delay after an RCC peripheral clock enabling */ \
  1326. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\
  1327. UNUSED(tmpreg); \
  1328. } while(0)
  1329. #endif /* GPIOI */
  1330. #define __HAL_RCC_GPIOJ_CLK_ENABLE() do { \
  1331. __IO uint32_t tmpreg; \
  1332. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\
  1333. /* Delay after an RCC peripheral clock enabling */ \
  1334. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\
  1335. UNUSED(tmpreg); \
  1336. } while(0)
  1337. #define __HAL_RCC_GPIOK_CLK_ENABLE() do { \
  1338. __IO uint32_t tmpreg; \
  1339. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\
  1340. /* Delay after an RCC peripheral clock enabling */ \
  1341. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\
  1342. UNUSED(tmpreg); \
  1343. } while(0)
  1344. #if defined(RCC_AHB4ENR_CRCEN)
  1345. #define __HAL_RCC_CRC_CLK_ENABLE() do { \
  1346. __IO uint32_t tmpreg; \
  1347. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_CRCEN);\
  1348. /* Delay after an RCC peripheral clock enabling */ \
  1349. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_CRCEN);\
  1350. UNUSED(tmpreg); \
  1351. } while(0)
  1352. #endif
  1353. #if defined(BDMA2)
  1354. #define __HAL_RCC_BDMA2_CLK_ENABLE() do { \
  1355. __IO uint32_t tmpreg; \
  1356. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BDMA2EN);\
  1357. /* Delay after an RCC peripheral clock enabling */ \
  1358. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BDMA2EN);\
  1359. UNUSED(tmpreg); \
  1360. } while(0)
  1361. #define __HAL_RCC_BDMA_CLK_ENABLE() __HAL_RCC_BDMA2_CLK_ENABLE() /* for API backward compatibility*/
  1362. #else
  1363. #define __HAL_RCC_BDMA_CLK_ENABLE() do { \
  1364. __IO uint32_t tmpreg; \
  1365. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BDMAEN);\
  1366. /* Delay after an RCC peripheral clock enabling */ \
  1367. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BDMAEN);\
  1368. UNUSED(tmpreg); \
  1369. } while(0)
  1370. #endif
  1371. #if defined(ADC3)
  1372. #define __HAL_RCC_ADC3_CLK_ENABLE() do { \
  1373. __IO uint32_t tmpreg; \
  1374. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_ADC3EN);\
  1375. /* Delay after an RCC peripheral clock enabling */ \
  1376. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_ADC3EN);\
  1377. UNUSED(tmpreg); \
  1378. } while(0)
  1379. #endif
  1380. #if defined(RCC_AHB4ENR_HSEMEN)
  1381. #define __HAL_RCC_HSEM_CLK_ENABLE() do { \
  1382. __IO uint32_t tmpreg; \
  1383. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_HSEMEN);\
  1384. /* Delay after an RCC peripheral clock enabling */ \
  1385. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_HSEMEN);\
  1386. UNUSED(tmpreg); \
  1387. } while(0)
  1388. #endif
  1389. #if defined(RCC_AHB4ENR_SRDSRAMEN)
  1390. #define __HAL_RCC_SRDSRAM_CLK_ENABLE() do { \
  1391. __IO uint32_t tmpreg; \
  1392. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_SRDSRAMEN);\
  1393. /* Delay after an RCC peripheral clock enabling */ \
  1394. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_SRDSRAMEN);\
  1395. UNUSED(tmpreg); \
  1396. } while(0)
  1397. #endif
  1398. #define __HAL_RCC_BKPRAM_CLK_ENABLE() do { \
  1399. __IO uint32_t tmpreg; \
  1400. SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\
  1401. /* Delay after an RCC peripheral clock enabling */ \
  1402. tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\
  1403. UNUSED(tmpreg); \
  1404. } while(0)
  1405. #define __HAL_RCC_GPIOA_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOAEN)
  1406. #define __HAL_RCC_GPIOB_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOBEN)
  1407. #define __HAL_RCC_GPIOC_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOCEN)
  1408. #define __HAL_RCC_GPIOD_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIODEN)
  1409. #define __HAL_RCC_GPIOE_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOEEN)
  1410. #define __HAL_RCC_GPIOF_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOFEN)
  1411. #define __HAL_RCC_GPIOG_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOGEN)
  1412. #define __HAL_RCC_GPIOH_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOHEN)
  1413. #if defined(GPIOI)
  1414. #define __HAL_RCC_GPIOI_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOIEN)
  1415. #endif /* GPIOI */
  1416. #define __HAL_RCC_GPIOJ_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOJEN)
  1417. #define __HAL_RCC_GPIOK_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOKEN)
  1418. #if defined(RCC_AHB4ENR_CRCEN)
  1419. #define __HAL_RCC_CRC_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_CRCEN)
  1420. #endif
  1421. #if defined(BDMA2)
  1422. #define __HAL_RCC_BDMA2_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_BDMA2EN)
  1423. #define __HAL_RCC_BDMA_CLK_DISABLE() __HAL_RCC_BDMA2_CLK_DISABLE() /* for API backward compatibility*/
  1424. #else
  1425. #define __HAL_RCC_BDMA_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_BDMAEN)
  1426. #endif
  1427. #if defined(ADC3)
  1428. #define __HAL_RCC_ADC3_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_ADC3EN)
  1429. #endif
  1430. #if defined(RCC_AHB4ENR_HSEMEN)
  1431. #define __HAL_RCC_HSEM_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_HSEMEN)
  1432. #endif
  1433. #if defined(RCC_AHB4ENR_SRDSRAMEN)
  1434. #define __HAL_RCC_SRDSRAM_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_SRDSRAMEN)
  1435. #endif
  1436. #define __HAL_RCC_BKPRAM_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_BKPRAMEN)
  1437. /** @brief Get the enable or disable status of the AHB4 peripheral clock
  1438. * @note After reset, the peripheral clock (used for registers read/write access)
  1439. * is disabled and the application software has to enable this clock before
  1440. * using it.
  1441. */
  1442. #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOAEN) != 0U)
  1443. #define __HAL_RCC_GPIOB_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOBEN) != 0U)
  1444. #define __HAL_RCC_GPIOC_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOCEN) != 0U)
  1445. #define __HAL_RCC_GPIOD_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIODEN) != 0U)
  1446. #define __HAL_RCC_GPIOE_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOEEN) != 0U)
  1447. #define __HAL_RCC_GPIOF_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOFEN) != 0U)
  1448. #define __HAL_RCC_GPIOG_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOGEN) != 0U)
  1449. #define __HAL_RCC_GPIOH_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOHEN) != 0U)
  1450. #if defined(GPIOI)
  1451. #define __HAL_RCC_GPIOI_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOIEN) != 0U)
  1452. #endif /* GPIOI */
  1453. #define __HAL_RCC_GPIOJ_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOJEN) != 0U)
  1454. #define __HAL_RCC_GPIOK_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOKEN) != 0U)
  1455. #if defined(RCC_AHB4ENR_CRCEN)
  1456. #define __HAL_RCC_CRC_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_CRCEN) != 0U)
  1457. #endif
  1458. #if defined(BDMA2)
  1459. #define __HAL_RCC_BDMA2_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BDMA2EN) != 0U)
  1460. #define __HAL_RCC_BDMA_IS_CLK_ENABLED() __HAL_RCC_BDMA2_IS_CLK_ENABLED() /* for API backward compatibility*/
  1461. #else
  1462. #define __HAL_RCC_BDMA_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BDMAEN) != 0U)
  1463. #endif
  1464. #if defined(ADC3)
  1465. #define __HAL_RCC_ADC3_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_ADC3EN) != 0U)
  1466. #endif
  1467. #if defined(RCC_AHB4ENR_HSEMEN)
  1468. #define __HAL_RCC_HSEM_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_HSEMEN) != 0U)
  1469. #endif
  1470. #if defined(RCC_AHB4ENR_SRDSRAMEN)
  1471. #define __HAL_RCC_SRDSRAM_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_SRDSRAMEN) != 0U)
  1472. #endif
  1473. #define __HAL_RCC_BKPRAM_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BKPRAMEN) != 0U)
  1474. #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOAEN) == 0U)
  1475. #define __HAL_RCC_GPIOB_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOBEN) == 0U)
  1476. #define __HAL_RCC_GPIOC_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOCEN) == 0U)
  1477. #define __HAL_RCC_GPIOD_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIODEN) == 0U)
  1478. #define __HAL_RCC_GPIOE_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOEEN) == 0U)
  1479. #define __HAL_RCC_GPIOF_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOFEN) == 0U)
  1480. #define __HAL_RCC_GPIOG_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOGEN) == 0U)
  1481. #define __HAL_RCC_GPIOH_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOHEN) == 0U)
  1482. #if defined(GPIOI)
  1483. #define __HAL_RCC_GPIOI_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOIEN) == 0U)
  1484. #endif /* GPIOI */
  1485. #define __HAL_RCC_GPIOJ_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOJEN) == 0U)
  1486. #define __HAL_RCC_GPIOK_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOKEN) == 0U)
  1487. #if defined(RCC_AHB4ENR_CRCEN)
  1488. #define __HAL_RCC_CRC_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_CRCEN) == 0U)
  1489. #endif
  1490. #if defined(BDMA2)
  1491. #define __HAL_RCC_BDMA2_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BDMA2EN) == 0U)
  1492. #define __HAL_RCC_BDMA_IS_CLK_DISABLED() __HAL_RCC_BDMA2_IS_CLK_DISABLED() /* for API backward compatibility*/
  1493. #else
  1494. #define __HAL_RCC_BDMA_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BDMAEN) == 0U)
  1495. #endif
  1496. #if defined(ADC3)
  1497. #define __HAL_RCC_ADC3_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_ADC3EN) == 0U)
  1498. #endif
  1499. #if defined(RCC_AHB4ENR_HSEMEN)
  1500. #define __HAL_RCC_HSEM_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_HSEMEN) == 0U)
  1501. #endif
  1502. #if defined(RCC_AHB4ENR_SRDSRAMEN)
  1503. #define __HAL_RCC_SRDSRAM_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_SRDSRAMEN) == 0U)
  1504. #endif
  1505. #define __HAL_RCC_BKPRAM_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BKPRAMEN) == 0U)
  1506. /** @brief Enable or disable the APB3 peripheral clock.
  1507. * @note After reset, the peripheral clock (used for registers read/write access)
  1508. * is disabled and the application software has to enable this clock before
  1509. * using it.
  1510. */
  1511. #if defined(LTDC)
  1512. #define __HAL_RCC_LTDC_CLK_ENABLE() do { \
  1513. __IO uint32_t tmpreg; \
  1514. SET_BIT(RCC->APB3ENR, RCC_APB3ENR_LTDCEN);\
  1515. /* Delay after an RCC peripheral clock enabling */ \
  1516. tmpreg = READ_BIT(RCC->APB3ENR, RCC_APB3ENR_LTDCEN);\
  1517. UNUSED(tmpreg); \
  1518. } while(0)
  1519. #endif /* LTDC */
  1520. #if defined(DSI)
  1521. #define __HAL_RCC_DSI_CLK_ENABLE() do { \
  1522. __IO uint32_t tmpreg; \
  1523. SET_BIT(RCC->APB3ENR, RCC_APB3ENR_DSIEN);\
  1524. /* Delay after an RCC peripheral clock enabling */ \
  1525. tmpreg = READ_BIT(RCC->APB3ENR, RCC_APB3ENR_DSIEN);\
  1526. UNUSED(tmpreg); \
  1527. } while(0)
  1528. #endif /*DSI*/
  1529. #define __HAL_RCC_WWDG1_CLK_ENABLE() do { \
  1530. __IO uint32_t tmpreg; \
  1531. SET_BIT(RCC->APB3ENR, RCC_APB3ENR_WWDG1EN);\
  1532. /* Delay after an RCC peripheral clock enabling */ \
  1533. tmpreg = READ_BIT(RCC->APB3ENR, RCC_APB3ENR_WWDG1EN);\
  1534. UNUSED(tmpreg); \
  1535. } while(0)
  1536. #if defined(LTDC)
  1537. #define __HAL_RCC_LTDC_CLK_DISABLE() (RCC->APB3ENR) &= ~ (RCC_APB3ENR_LTDCEN)
  1538. #endif /* LTDC */
  1539. #if defined(DSI)
  1540. #define __HAL_RCC_DSI_CLK_DISABLE() (RCC->APB3ENR) &= ~ (RCC_APB3ENR_DSIEN)
  1541. #endif /*DSI*/
  1542. #define __HAL_RCC_WWDG1_CLK_DISABLE() (RCC->APB3ENR) &= ~ (RCC_APB3ENR_WWDG1EN)
  1543. /** @brief Get the enable or disable status of the APB3 peripheral clock
  1544. * @note After reset, the peripheral clock (used for registers read/write access)
  1545. * is disabled and the application software has to enable this clock before
  1546. * using it.
  1547. */
  1548. #if defined(LTDC)
  1549. #define __HAL_RCC_LTDC_IS_CLK_ENABLED() ((RCC->APB3ENR & RCC_APB3ENR_LTDCEN) != 0U)
  1550. #endif /* LTDC */
  1551. #if defined(DSI)
  1552. #define __HAL_RCC_DSI_IS_CLK_ENABLED() ((RCC->APB3ENR & RCC_APB3ENR_DSIEN) != 0U)
  1553. #endif /*DSI*/
  1554. #define __HAL_RCC_WWDG1_IS_CLK_ENABLED() ((RCC->APB3ENR & RCC_APB3ENR_WWDG1EN) != 0U)
  1555. #if defined(LTDC)
  1556. #define __HAL_RCC_LTDC_IS_CLK_DISABLED() ((RCC->APB3ENR & RCC_APB3ENR_LTDCEN) == 0U)
  1557. #endif /* LTDC */
  1558. #if defined(DSI)
  1559. #define __HAL_RCC_DSI_IS_CLK_DISABLED() ((RCC->APB3ENR & RCC_APB3ENR_DSIEN) == 0U)
  1560. #endif /*DSI*/
  1561. #define __HAL_RCC_WWDG1_IS_CLK_DISABLED() ((RCC->APB3ENR & RCC_APB3ENR_WWDG1EN) == 0U)
  1562. /** @brief Enable or disable the APB1 peripheral clock.
  1563. * @note After reset, the peripheral clock (used for registers read/write access)
  1564. * is disabled and the application software has to enable this clock before
  1565. * using it.
  1566. */
  1567. #define __HAL_RCC_TIM2_CLK_ENABLE() do { \
  1568. __IO uint32_t tmpreg; \
  1569. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM2EN);\
  1570. /* Delay after an RCC peripheral clock enabling */ \
  1571. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM2EN);\
  1572. UNUSED(tmpreg); \
  1573. } while(0)
  1574. #define __HAL_RCC_TIM3_CLK_ENABLE() do { \
  1575. __IO uint32_t tmpreg; \
  1576. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM3EN);\
  1577. /* Delay after an RCC peripheral clock enabling */ \
  1578. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM3EN);\
  1579. UNUSED(tmpreg); \
  1580. } while(0)
  1581. #define __HAL_RCC_TIM4_CLK_ENABLE() do { \
  1582. __IO uint32_t tmpreg; \
  1583. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM4EN);\
  1584. /* Delay after an RCC peripheral clock enabling */ \
  1585. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM4EN);\
  1586. UNUSED(tmpreg); \
  1587. } while(0)
  1588. #define __HAL_RCC_TIM5_CLK_ENABLE() do { \
  1589. __IO uint32_t tmpreg; \
  1590. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM5EN);\
  1591. /* Delay after an RCC peripheral clock enabling */ \
  1592. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM5EN);\
  1593. UNUSED(tmpreg); \
  1594. } while(0)
  1595. #define __HAL_RCC_TIM6_CLK_ENABLE() do { \
  1596. __IO uint32_t tmpreg; \
  1597. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM6EN);\
  1598. /* Delay after an RCC peripheral clock enabling */ \
  1599. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM6EN);\
  1600. UNUSED(tmpreg); \
  1601. } while(0)
  1602. #define __HAL_RCC_TIM7_CLK_ENABLE() do { \
  1603. __IO uint32_t tmpreg; \
  1604. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM7EN);\
  1605. /* Delay after an RCC peripheral clock enabling */ \
  1606. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM7EN);\
  1607. UNUSED(tmpreg); \
  1608. } while(0)
  1609. #define __HAL_RCC_TIM12_CLK_ENABLE() do { \
  1610. __IO uint32_t tmpreg; \
  1611. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM12EN);\
  1612. /* Delay after an RCC peripheral clock enabling */ \
  1613. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM12EN);\
  1614. UNUSED(tmpreg); \
  1615. } while(0)
  1616. #define __HAL_RCC_TIM13_CLK_ENABLE() do { \
  1617. __IO uint32_t tmpreg; \
  1618. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM13EN);\
  1619. /* Delay after an RCC peripheral clock enabling */ \
  1620. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM13EN);\
  1621. UNUSED(tmpreg); \
  1622. } while(0)
  1623. #define __HAL_RCC_TIM14_CLK_ENABLE() do { \
  1624. __IO uint32_t tmpreg; \
  1625. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM14EN);\
  1626. /* Delay after an RCC peripheral clock enabling */ \
  1627. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM14EN);\
  1628. UNUSED(tmpreg); \
  1629. } while(0)
  1630. #define __HAL_RCC_LPTIM1_CLK_ENABLE() do { \
  1631. __IO uint32_t tmpreg; \
  1632. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_LPTIM1EN);\
  1633. /* Delay after an RCC peripheral clock enabling */ \
  1634. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_LPTIM1EN);\
  1635. UNUSED(tmpreg); \
  1636. } while(0)
  1637. #if defined(DUAL_CORE)
  1638. #define __HAL_RCC_WWDG2_CLK_ENABLE() do { \
  1639. __IO uint32_t tmpreg; \
  1640. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_WWDG2EN);\
  1641. /* Delay after an RCC peripheral clock enabling */ \
  1642. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_WWDG2EN);\
  1643. UNUSED(tmpreg); \
  1644. } while(0)
  1645. #endif /*DUAL_CORE*/
  1646. #define __HAL_RCC_SPI2_CLK_ENABLE() do { \
  1647. __IO uint32_t tmpreg; \
  1648. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI2EN);\
  1649. /* Delay after an RCC peripheral clock enabling */ \
  1650. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI2EN);\
  1651. UNUSED(tmpreg); \
  1652. } while(0)
  1653. #define __HAL_RCC_SPI3_CLK_ENABLE() do { \
  1654. __IO uint32_t tmpreg; \
  1655. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI3EN);\
  1656. /* Delay after an RCC peripheral clock enabling */ \
  1657. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI3EN);\
  1658. UNUSED(tmpreg); \
  1659. } while(0)
  1660. #define __HAL_RCC_SPDIFRX_CLK_ENABLE() do { \
  1661. __IO uint32_t tmpreg; \
  1662. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\
  1663. /* Delay after an RCC peripheral clock enabling */ \
  1664. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\
  1665. UNUSED(tmpreg); \
  1666. } while(0)
  1667. #define __HAL_RCC_USART2_CLK_ENABLE() do { \
  1668. __IO uint32_t tmpreg; \
  1669. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_USART2EN);\
  1670. /* Delay after an RCC peripheral clock enabling */ \
  1671. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_USART2EN);\
  1672. UNUSED(tmpreg); \
  1673. } while(0)
  1674. #define __HAL_RCC_USART3_CLK_ENABLE() do { \
  1675. __IO uint32_t tmpreg; \
  1676. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_USART3EN);\
  1677. /* Delay after an RCC peripheral clock enabling */ \
  1678. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_USART3EN);\
  1679. UNUSED(tmpreg); \
  1680. } while(0)
  1681. #define __HAL_RCC_UART4_CLK_ENABLE() do { \
  1682. __IO uint32_t tmpreg; \
  1683. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART4EN);\
  1684. /* Delay after an RCC peripheral clock enabling */ \
  1685. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART4EN);\
  1686. UNUSED(tmpreg); \
  1687. } while(0)
  1688. #define __HAL_RCC_UART5_CLK_ENABLE() do { \
  1689. __IO uint32_t tmpreg; \
  1690. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART5EN);\
  1691. /* Delay after an RCC peripheral clock enabling */ \
  1692. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART5EN);\
  1693. UNUSED(tmpreg); \
  1694. } while(0)
  1695. #define __HAL_RCC_I2C1_CLK_ENABLE() do { \
  1696. __IO uint32_t tmpreg; \
  1697. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C1EN);\
  1698. /* Delay after an RCC peripheral clock enabling */ \
  1699. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C1EN);\
  1700. UNUSED(tmpreg); \
  1701. } while(0)
  1702. #define __HAL_RCC_I2C2_CLK_ENABLE() do { \
  1703. __IO uint32_t tmpreg; \
  1704. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C2EN);\
  1705. /* Delay after an RCC peripheral clock enabling */ \
  1706. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C2EN);\
  1707. UNUSED(tmpreg); \
  1708. } while(0)
  1709. #define __HAL_RCC_I2C3_CLK_ENABLE() do { \
  1710. __IO uint32_t tmpreg; \
  1711. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C3EN);\
  1712. /* Delay after an RCC peripheral clock enabling */ \
  1713. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C3EN);\
  1714. UNUSED(tmpreg); \
  1715. } while(0)
  1716. #if defined(I2C5)
  1717. #define __HAL_RCC_I2C5_CLK_ENABLE() do { \
  1718. __IO uint32_t tmpreg; \
  1719. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C5EN);\
  1720. /* Delay after an RCC peripheral clock enabling */ \
  1721. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C5EN);\
  1722. UNUSED(tmpreg); \
  1723. } while(0)
  1724. #endif /* I2C5 */
  1725. #define __HAL_RCC_CEC_CLK_ENABLE() do { \
  1726. __IO uint32_t tmpreg; \
  1727. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_CECEN);\
  1728. /* Delay after an RCC peripheral clock enabling */ \
  1729. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_CECEN);\
  1730. UNUSED(tmpreg); \
  1731. } while(0)
  1732. #define __HAL_RCC_DAC12_CLK_ENABLE() do { \
  1733. __IO uint32_t tmpreg; \
  1734. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_DAC12EN);\
  1735. /* Delay after an RCC peripheral clock enabling */ \
  1736. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_DAC12EN);\
  1737. UNUSED(tmpreg); \
  1738. } while(0)
  1739. #define __HAL_RCC_UART7_CLK_ENABLE() do { \
  1740. __IO uint32_t tmpreg; \
  1741. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART7EN);\
  1742. /* Delay after an RCC peripheral clock enabling */ \
  1743. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART7EN);\
  1744. UNUSED(tmpreg); \
  1745. } while(0)
  1746. #define __HAL_RCC_UART8_CLK_ENABLE() do { \
  1747. __IO uint32_t tmpreg; \
  1748. SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART8EN);\
  1749. /* Delay after an RCC peripheral clock enabling */ \
  1750. tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART8EN);\
  1751. UNUSED(tmpreg); \
  1752. } while(0)
  1753. #define __HAL_RCC_CRS_CLK_ENABLE() do { \
  1754. __IO uint32_t tmpreg; \
  1755. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_CRSEN);\
  1756. /* Delay after an RCC peripheral clock enabling */ \
  1757. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_CRSEN);\
  1758. UNUSED(tmpreg); \
  1759. } while(0)
  1760. #define __HAL_RCC_SWPMI1_CLK_ENABLE() do { \
  1761. __IO uint32_t tmpreg; \
  1762. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_SWPMIEN);\
  1763. /* Delay after an RCC peripheral clock enabling */ \
  1764. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_SWPMIEN);\
  1765. UNUSED(tmpreg); \
  1766. } while(0)
  1767. #define __HAL_RCC_OPAMP_CLK_ENABLE() do { \
  1768. __IO uint32_t tmpreg; \
  1769. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_OPAMPEN);\
  1770. /* Delay after an RCC peripheral clock enabling */ \
  1771. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_OPAMPEN);\
  1772. UNUSED(tmpreg); \
  1773. } while(0)
  1774. #define __HAL_RCC_MDIOS_CLK_ENABLE() do { \
  1775. __IO uint32_t tmpreg; \
  1776. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_MDIOSEN);\
  1777. /* Delay after an RCC peripheral clock enabling */ \
  1778. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_MDIOSEN);\
  1779. UNUSED(tmpreg); \
  1780. } while(0)
  1781. #define __HAL_RCC_FDCAN_CLK_ENABLE() do { \
  1782. __IO uint32_t tmpreg; \
  1783. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_FDCANEN);\
  1784. /* Delay after an RCC peripheral clock enabling */ \
  1785. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_FDCANEN);\
  1786. UNUSED(tmpreg); \
  1787. } while(0)
  1788. #if defined(TIM23)
  1789. #define __HAL_RCC_TIM23_CLK_ENABLE() do { \
  1790. __IO uint32_t tmpreg; \
  1791. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_TIM23EN);\
  1792. /* Delay after an RCC peripheral clock enabling */ \
  1793. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_TIM23EN);\
  1794. UNUSED(tmpreg); \
  1795. } while(0)
  1796. #endif /* TIM23 */
  1797. #if defined(TIM24)
  1798. #define __HAL_RCC_TIM24_CLK_ENABLE() do { \
  1799. __IO uint32_t tmpreg; \
  1800. SET_BIT(RCC->APB1HENR, RCC_APB1HENR_TIM24EN);\
  1801. /* Delay after an RCC peripheral clock enabling */ \
  1802. tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_TIM24EN);\
  1803. UNUSED(tmpreg); \
  1804. } while(0)
  1805. #endif /* TIM24 */
  1806. #define __HAL_RCC_TIM2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM2EN)
  1807. #define __HAL_RCC_TIM3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM3EN)
  1808. #define __HAL_RCC_TIM4_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM4EN)
  1809. #define __HAL_RCC_TIM5_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM5EN)
  1810. #define __HAL_RCC_TIM6_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM6EN)
  1811. #define __HAL_RCC_TIM7_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM7EN)
  1812. #define __HAL_RCC_TIM12_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM12EN)
  1813. #define __HAL_RCC_TIM13_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM13EN)
  1814. #define __HAL_RCC_TIM14_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM14EN)
  1815. #define __HAL_RCC_LPTIM1_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_LPTIM1EN)
  1816. #if defined(DUAL_CORE)
  1817. #define __HAL_RCC_WWDG2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_WWDG2EN)
  1818. #endif /*DUAL_CORE*/
  1819. #define __HAL_RCC_SPI2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_SPI2EN)
  1820. #define __HAL_RCC_SPI3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_SPI3EN)
  1821. #define __HAL_RCC_SPDIFRX_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_SPDIFRXEN)
  1822. #define __HAL_RCC_USART2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_USART2EN)
  1823. #define __HAL_RCC_USART3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_USART3EN)
  1824. #define __HAL_RCC_UART4_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART4EN)
  1825. #define __HAL_RCC_UART5_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART5EN)
  1826. #define __HAL_RCC_I2C1_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C1EN)
  1827. #define __HAL_RCC_I2C2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C2EN)
  1828. #define __HAL_RCC_I2C3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C3EN)
  1829. #if defined(I2C5)
  1830. #define __HAL_RCC_I2C5_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C5EN)
  1831. #endif /* I2C5 */
  1832. #define __HAL_RCC_CEC_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_CECEN)
  1833. #define __HAL_RCC_DAC12_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_DAC12EN)
  1834. #define __HAL_RCC_UART7_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART7EN)
  1835. #define __HAL_RCC_UART8_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART8EN)
  1836. #define __HAL_RCC_CRS_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_CRSEN)
  1837. #define __HAL_RCC_SWPMI1_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_SWPMIEN)
  1838. #define __HAL_RCC_OPAMP_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_OPAMPEN)
  1839. #define __HAL_RCC_MDIOS_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_MDIOSEN)
  1840. #define __HAL_RCC_FDCAN_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_FDCANEN)
  1841. #if defined(TIM23)
  1842. #define __HAL_RCC_TIM23_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_TIM23EN)
  1843. #endif /* TIM23 */
  1844. #if defined(TIM24)
  1845. #define __HAL_RCC_TIM24_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_TIM24EN)
  1846. #endif /* TIM24 */
  1847. /** @brief Get the enable or disable status of the APB1 peripheral clock
  1848. * @note After reset, the peripheral clock (used for registers read/write access)
  1849. * is disabled and the application software has to enable this clock before
  1850. * using it.
  1851. */
  1852. #define __HAL_RCC_TIM2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM2EN) != 0U)
  1853. #define __HAL_RCC_TIM3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM3EN) != 0U)
  1854. #define __HAL_RCC_TIM4_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM4EN) != 0U)
  1855. #define __HAL_RCC_TIM5_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM5EN) != 0U)
  1856. #define __HAL_RCC_TIM6_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM6EN) != 0U)
  1857. #define __HAL_RCC_TIM7_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM7EN) != 0U)
  1858. #define __HAL_RCC_TIM12_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM12EN) != 0U)
  1859. #define __HAL_RCC_TIM13_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM13EN) != 0U)
  1860. #define __HAL_RCC_TIM14_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM14EN) != 0U)
  1861. #define __HAL_RCC_LPTIM1_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_LPTIM1EN) != 0U)
  1862. #if defined(DUAL_CORE)
  1863. #define __HAL_RCC_WWDG2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_WWDG2EN) != 0U)
  1864. #endif /*DUAL_CORE*/
  1865. #define __HAL_RCC_SPI2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI2EN) != 0U)
  1866. #define __HAL_RCC_SPI3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI3EN) != 0U)
  1867. #define __HAL_RCC_SPDIFRX_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPDIFRXEN) != 0U)
  1868. #define __HAL_RCC_USART2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART2EN) != 0U)
  1869. #define __HAL_RCC_USART3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART3EN) != 0U)
  1870. #define __HAL_RCC_UART4_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART4EN) != 0U)
  1871. #define __HAL_RCC_UART5_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART5EN) != 0U)
  1872. #define __HAL_RCC_I2C1_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C1EN) != 0U)
  1873. #define __HAL_RCC_I2C2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C2EN) != 0U)
  1874. #define __HAL_RCC_I2C3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C3EN) != 0U)
  1875. #if defined(I2C5)
  1876. #define __HAL_RCC_I2C5_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C5EN) != 0U)
  1877. #endif /* I2C5 */
  1878. #define __HAL_RCC_CEC_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_CECEN) != 0U)
  1879. #define __HAL_RCC_DAC12_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_DAC12EN) != 0U)
  1880. #define __HAL_RCC_UART7_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART7EN) != 0U)
  1881. #define __HAL_RCC_UART8_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART8EN) != 0U)
  1882. #define __HAL_RCC_CRS_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_CRSEN) != 0U)
  1883. #define __HAL_RCC_SWPMI1_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_SWPMIEN) != 0U)
  1884. #define __HAL_RCC_OPAMP_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_OPAMPEN) != 0U)
  1885. #define __HAL_RCC_MDIOS_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_MDIOSEN) != 0U)
  1886. #define __HAL_RCC_FDCAN_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_FDCANEN) != 0U)
  1887. #if defined(TIM23)
  1888. #define __HAL_RCC_TIM23_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_TIM23EN) != 0U)
  1889. #endif /* TIM23 */
  1890. #if defined(TIM24)
  1891. #define __HAL_RCC_TIM24_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_TIM24EN) != 0U)
  1892. #endif /* TIM24 */
  1893. #define __HAL_RCC_TIM2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM2EN) == 0U)
  1894. #define __HAL_RCC_TIM3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM3EN) == 0U)
  1895. #define __HAL_RCC_TIM4_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM4EN) == 0U)
  1896. #define __HAL_RCC_TIM5_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM5EN) == 0U)
  1897. #define __HAL_RCC_TIM6_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM6EN) == 0U)
  1898. #define __HAL_RCC_TIM7_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM7EN) == 0U)
  1899. #define __HAL_RCC_TIM12_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM12EN) == 0U)
  1900. #define __HAL_RCC_TIM13_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM13EN) == 0U)
  1901. #define __HAL_RCC_TIM14_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM14EN) == 0U)
  1902. #define __HAL_RCC_LPTIM1_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_LPTIM1EN) == 0U)
  1903. #if defined(DUAL_CORE)
  1904. #define __HAL_RCC_WWDG2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_WWDG2EN) == 0U)
  1905. #endif /*DUAL_CORE*/
  1906. #define __HAL_RCC_SPI2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI2EN) == 0U)
  1907. #define __HAL_RCC_SPI3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI3EN) == 0U)
  1908. #define __HAL_RCC_SPDIFRX_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPDIFRXEN) == 0U)
  1909. #define __HAL_RCC_USART2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART2EN) == 0U)
  1910. #define __HAL_RCC_USART3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART3EN) == 0U)
  1911. #define __HAL_RCC_UART4_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART4EN) == 0U)
  1912. #define __HAL_RCC_UART5_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART5EN) == 0U)
  1913. #define __HAL_RCC_I2C1_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C1EN) == 0U)
  1914. #define __HAL_RCC_I2C2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C2EN) == 0U)
  1915. #define __HAL_RCC_I2C3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C3EN) == 0U)
  1916. #if defined(I2C5)
  1917. #define __HAL_RCC_I2C5_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C5EN) == 0U)
  1918. #endif /* I2C5 */
  1919. #define __HAL_RCC_CEC_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_CECEN) == 0U)
  1920. #define __HAL_RCC_DAC12_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_DAC12EN) == 0U)
  1921. #define __HAL_RCC_UART7_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART7EN) == 0U)
  1922. #define __HAL_RCC_UART8_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART8EN) == 0U)
  1923. #define __HAL_RCC_CRS_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_CRSEN) == 0U)
  1924. #define __HAL_RCC_SWPMI1_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_SWPMIEN) == 0U)
  1925. #define __HAL_RCC_OPAMP_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_OPAMPEN) == 0U)
  1926. #define __HAL_RCC_MDIOS_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_MDIOSEN) == 0U)
  1927. #define __HAL_RCC_FDCAN_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_FDCANEN) == 0U)
  1928. #if defined(TIM23)
  1929. #define __HAL_RCC_TIM23_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_TIM23EN) == 0U)
  1930. #endif /* TIM23 */
  1931. #if defined(TIM24)
  1932. #define __HAL_RCC_TIM24_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_TIM24EN) == 0U)
  1933. #endif /* TIM24 */
  1934. /** @brief Enable or disable the APB2 peripheral clock.
  1935. * @note After reset, the peripheral clock (used for registers read/write access)
  1936. * is disabled and the application software has to enable this clock before
  1937. * using it.
  1938. */
  1939. #define __HAL_RCC_TIM1_CLK_ENABLE() do { \
  1940. __IO uint32_t tmpreg; \
  1941. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\
  1942. /* Delay after an RCC peripheral clock enabling */ \
  1943. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\
  1944. UNUSED(tmpreg); \
  1945. } while(0)
  1946. #define __HAL_RCC_TIM8_CLK_ENABLE() do { \
  1947. __IO uint32_t tmpreg; \
  1948. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM8EN);\
  1949. /* Delay after an RCC peripheral clock enabling */ \
  1950. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM8EN);\
  1951. UNUSED(tmpreg); \
  1952. } while(0)
  1953. #define __HAL_RCC_USART1_CLK_ENABLE() do { \
  1954. __IO uint32_t tmpreg; \
  1955. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\
  1956. /* Delay after an RCC peripheral clock enabling */ \
  1957. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\
  1958. UNUSED(tmpreg); \
  1959. } while(0)
  1960. #define __HAL_RCC_USART6_CLK_ENABLE() do { \
  1961. __IO uint32_t tmpreg; \
  1962. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART6EN);\
  1963. /* Delay after an RCC peripheral clock enabling */ \
  1964. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART6EN);\
  1965. UNUSED(tmpreg); \
  1966. } while(0)
  1967. #if defined(UART9)
  1968. #define __HAL_RCC_UART9_CLK_ENABLE() do { \
  1969. __IO uint32_t tmpreg; \
  1970. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_UART9EN);\
  1971. /* Delay after an RCC peripheral clock enabling */ \
  1972. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_UART9EN);\
  1973. UNUSED(tmpreg); \
  1974. } while(0)
  1975. #endif /*UART9*/
  1976. #if defined(USART10)
  1977. #define __HAL_RCC_USART10_CLK_ENABLE() do { \
  1978. __IO uint32_t tmpreg; \
  1979. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART10EN);\
  1980. /* Delay after an RCC peripheral clock enabling */ \
  1981. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART10EN);\
  1982. UNUSED(tmpreg); \
  1983. } while(0)
  1984. #endif /*USART10*/
  1985. #define __HAL_RCC_SPI1_CLK_ENABLE() do { \
  1986. __IO uint32_t tmpreg; \
  1987. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1988. /* Delay after an RCC peripheral clock enabling */ \
  1989. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\
  1990. UNUSED(tmpreg); \
  1991. } while(0)
  1992. #define __HAL_RCC_SPI4_CLK_ENABLE() do { \
  1993. __IO uint32_t tmpreg; \
  1994. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI4EN);\
  1995. /* Delay after an RCC peripheral clock enabling */ \
  1996. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI4EN);\
  1997. UNUSED(tmpreg); \
  1998. } while(0)
  1999. #define __HAL_RCC_TIM15_CLK_ENABLE() do { \
  2000. __IO uint32_t tmpreg; \
  2001. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM15EN);\
  2002. /* Delay after an RCC peripheral clock enabling */ \
  2003. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM15EN);\
  2004. UNUSED(tmpreg); \
  2005. } while(0)
  2006. #define __HAL_RCC_TIM16_CLK_ENABLE() do { \
  2007. __IO uint32_t tmpreg; \
  2008. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM16EN);\
  2009. /* Delay after an RCC peripheral clock enabling */ \
  2010. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM16EN);\
  2011. UNUSED(tmpreg); \
  2012. } while(0)
  2013. #define __HAL_RCC_TIM17_CLK_ENABLE() do { \
  2014. __IO uint32_t tmpreg; \
  2015. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM17EN);\
  2016. /* Delay after an RCC peripheral clock enabling */ \
  2017. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM17EN);\
  2018. UNUSED(tmpreg); \
  2019. } while(0)
  2020. #define __HAL_RCC_SPI5_CLK_ENABLE() do { \
  2021. __IO uint32_t tmpreg; \
  2022. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI5EN);\
  2023. /* Delay after an RCC peripheral clock enabling */ \
  2024. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI5EN);\
  2025. UNUSED(tmpreg); \
  2026. } while(0)
  2027. #define __HAL_RCC_SAI1_CLK_ENABLE() do { \
  2028. __IO uint32_t tmpreg; \
  2029. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI1EN);\
  2030. /* Delay after an RCC peripheral clock enabling */ \
  2031. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI1EN);\
  2032. UNUSED(tmpreg); \
  2033. } while(0)
  2034. #if defined(SAI2)
  2035. #define __HAL_RCC_SAI2_CLK_ENABLE() do { \
  2036. __IO uint32_t tmpreg; \
  2037. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI2EN);\
  2038. /* Delay after an RCC peripheral clock enabling */ \
  2039. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI2EN);\
  2040. UNUSED(tmpreg); \
  2041. } while(0)
  2042. #endif /*SAI2*/
  2043. #if defined(SAI3)
  2044. #define __HAL_RCC_SAI3_CLK_ENABLE() do { \
  2045. __IO uint32_t tmpreg; \
  2046. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI3EN);\
  2047. /* Delay after an RCC peripheral clock enabling */ \
  2048. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI3EN);\
  2049. UNUSED(tmpreg); \
  2050. } while(0)
  2051. #endif /*SAI3*/
  2052. #define __HAL_RCC_DFSDM1_CLK_ENABLE() do { \
  2053. __IO uint32_t tmpreg; \
  2054. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_DFSDM1EN);\
  2055. /* Delay after an RCC peripheral clock enabling */ \
  2056. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_DFSDM1EN);\
  2057. UNUSED(tmpreg); \
  2058. } while(0)
  2059. #if defined(HRTIM1)
  2060. #define __HAL_RCC_HRTIM1_CLK_ENABLE() do { \
  2061. __IO uint32_t tmpreg; \
  2062. SET_BIT(RCC->APB2ENR, RCC_APB2ENR_HRTIMEN);\
  2063. /* Delay after an RCC peripheral clock enabling */ \
  2064. tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_HRTIMEN);\
  2065. UNUSED(tmpreg); \
  2066. } while(0)
  2067. #endif /*HRTIM1*/
  2068. #define __HAL_RCC_TIM1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM1EN)
  2069. #define __HAL_RCC_TIM8_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM8EN)
  2070. #define __HAL_RCC_USART1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_USART1EN)
  2071. #define __HAL_RCC_USART6_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_USART6EN)
  2072. #if defined(UART9)
  2073. #define __HAL_RCC_UART9_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_UART9EN)
  2074. #endif /*UART9*/
  2075. #if defined(USART10)
  2076. #define __HAL_RCC_USART10_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_USART10EN)
  2077. #endif /*USART10*/
  2078. #define __HAL_RCC_SPI1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SPI1EN)
  2079. #define __HAL_RCC_SPI4_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SPI4EN)
  2080. #define __HAL_RCC_TIM15_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM15EN)
  2081. #define __HAL_RCC_TIM16_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM16EN)
  2082. #define __HAL_RCC_TIM17_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM17EN)
  2083. #define __HAL_RCC_SPI5_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SPI5EN)
  2084. #define __HAL_RCC_SAI1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SAI1EN)
  2085. #if defined(SAI2)
  2086. #define __HAL_RCC_SAI2_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SAI2EN)
  2087. #endif /*SAI2*/
  2088. #if defined(SAI3)
  2089. #define __HAL_RCC_SAI3_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SAI3EN)
  2090. #endif /*SAI3*/
  2091. #define __HAL_RCC_DFSDM1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_DFSDM1EN)
  2092. #if defined(HRTIM1)
  2093. #define __HAL_RCC_HRTIM1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_HRTIMEN)
  2094. #endif /*HRTIM*/
  2095. /** @brief Get the enable or disable status of the APB2 peripheral clock
  2096. * @note After reset, the peripheral clock (used for registers read/write access)
  2097. * is disabled and the application software has to enable this clock before
  2098. * using it.
  2099. */
  2100. #define __HAL_RCC_TIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM1EN) != 0U)
  2101. #define __HAL_RCC_TIM8_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM8EN) != 0U)
  2102. #define __HAL_RCC_USART1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART1EN) != 0U)
  2103. #define __HAL_RCC_USART6_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART6EN) != 0U)
  2104. #if defined(UART9)
  2105. #define __HAL_RCC_UART9_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_UART9EN) != 0U)
  2106. #endif /*UART9*/
  2107. #if defined(USART10)
  2108. #define __HAL_RCC_USART10_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART10EN) != 0U)
  2109. #endif /*USART10*/
  2110. #define __HAL_RCC_SPI1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI1EN) != 0U)
  2111. #define __HAL_RCC_SPI4_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI4EN) != 0U)
  2112. #define __HAL_RCC_TIM15_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM15EN) != 0U)
  2113. #define __HAL_RCC_TIM16_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM16EN) != 0U)
  2114. #define __HAL_RCC_TIM17_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM17EN) != 0U)
  2115. #define __HAL_RCC_SPI5_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI5EN) != 0U)
  2116. #define __HAL_RCC_SAI1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI1EN) != 0U)
  2117. #if defined(SAI2)
  2118. #define __HAL_RCC_SAI2_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI2EN) != 0U)
  2119. #endif /*SAI2*/
  2120. #if defined(SAI3)
  2121. #define __HAL_RCC_SAI3_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI3EN) != 0U)
  2122. #endif /* SAI3 */
  2123. #define __HAL_RCC_DFSDM1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_DFSDM1EN) != 0U)
  2124. #if defined(HRTIM1)
  2125. #define __HAL_RCC_HRTIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_HRTIMEN) != 0U)
  2126. #endif /*HRTIM1*/
  2127. #define __HAL_RCC_TIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM1EN) == 0U)
  2128. #define __HAL_RCC_TIM8_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM8EN) == 0U)
  2129. #define __HAL_RCC_USART1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART1EN) == 0U)
  2130. #define __HAL_RCC_USART6_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART6EN) == 0U)
  2131. #if defined(UART9)
  2132. #define __HAL_RCC_UART9_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_UART9EN) == 0U)
  2133. #endif /*UART9*/
  2134. #if defined(USART10)
  2135. #define __HAL_RCC_USART10_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART10EN) == 0U)
  2136. #endif /*USART10*/
  2137. #define __HAL_RCC_SPI1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI1EN) == 0U)
  2138. #define __HAL_RCC_SPI4_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI4EN) == 0U)
  2139. #define __HAL_RCC_TIM15_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM15EN) == 0U)
  2140. #define __HAL_RCC_TIM16_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM16EN) == 0U)
  2141. #define __HAL_RCC_TIM17_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM17EN) == 0U)
  2142. #define __HAL_RCC_SPI5_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI5EN) == 0U)
  2143. #define __HAL_RCC_SAI1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI1EN) == 0U)
  2144. #if defined(SAI2)
  2145. #define __HAL_RCC_SAI2_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI2EN) == 0U)
  2146. #endif /*SAI2*/
  2147. #if defined(SAI3)
  2148. #define __HAL_RCC_SAI3_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI3EN) == 0U)
  2149. #endif /*SAI3*/
  2150. #define __HAL_RCC_DFSDM1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_DFSDM1EN) == 0U)
  2151. #if defined(HRTIM1)
  2152. #define __HAL_RCC_HRTIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_HRTIMEN) == 0U)
  2153. #endif /*HRTIM1*/
  2154. /** @brief Enable or disable the APB4 peripheral clock.
  2155. * @note After reset, the peripheral clock (used for registers read/write access)
  2156. * is disabled and the application software has to enable this clock before
  2157. * using it.
  2158. */
  2159. #define __HAL_RCC_SYSCFG_CLK_ENABLE() do { \
  2160. __IO uint32_t tmpreg; \
  2161. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_SYSCFGEN);\
  2162. /* Delay after an RCC peripheral clock enabling */ \
  2163. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_SYSCFGEN);\
  2164. UNUSED(tmpreg); \
  2165. } while(0)
  2166. #define __HAL_RCC_LPUART1_CLK_ENABLE() do { \
  2167. __IO uint32_t tmpreg; \
  2168. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPUART1EN);\
  2169. /* Delay after an RCC peripheral clock enabling */ \
  2170. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPUART1EN);\
  2171. UNUSED(tmpreg); \
  2172. } while(0)
  2173. #define __HAL_RCC_SPI6_CLK_ENABLE() do { \
  2174. __IO uint32_t tmpreg; \
  2175. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_SPI6EN);\
  2176. /* Delay after an RCC peripheral clock enabling */ \
  2177. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_SPI6EN);\
  2178. UNUSED(tmpreg); \
  2179. } while(0)
  2180. #define __HAL_RCC_I2C4_CLK_ENABLE() do { \
  2181. __IO uint32_t tmpreg; \
  2182. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_I2C4EN);\
  2183. /* Delay after an RCC peripheral clock enabling */ \
  2184. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_I2C4EN);\
  2185. UNUSED(tmpreg); \
  2186. } while(0)
  2187. #define __HAL_RCC_LPTIM2_CLK_ENABLE() do { \
  2188. __IO uint32_t tmpreg; \
  2189. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM2EN);\
  2190. /* Delay after an RCC peripheral clock enabling */ \
  2191. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM2EN);\
  2192. UNUSED(tmpreg); \
  2193. } while(0)
  2194. #define __HAL_RCC_LPTIM3_CLK_ENABLE() do { \
  2195. __IO uint32_t tmpreg; \
  2196. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM3EN);\
  2197. /* Delay after an RCC peripheral clock enabling */ \
  2198. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM3EN);\
  2199. UNUSED(tmpreg); \
  2200. } while(0)
  2201. #if defined(LPTIM4)
  2202. #define __HAL_RCC_LPTIM4_CLK_ENABLE() do { \
  2203. __IO uint32_t tmpreg; \
  2204. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM4EN);\
  2205. /* Delay after an RCC peripheral clock enabling */ \
  2206. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM4EN);\
  2207. UNUSED(tmpreg); \
  2208. } while(0)
  2209. #endif /* LPTIM4 */
  2210. #if defined(LPTIM5)
  2211. #define __HAL_RCC_LPTIM5_CLK_ENABLE() do { \
  2212. __IO uint32_t tmpreg; \
  2213. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM5EN);\
  2214. /* Delay after an RCC peripheral clock enabling */ \
  2215. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM5EN);\
  2216. UNUSED(tmpreg); \
  2217. } while(0)
  2218. #endif /* LPTIM5 */
  2219. #if defined(DAC2)
  2220. #define __HAL_RCC_DAC2_CLK_ENABLE() do { \
  2221. __IO uint32_t tmpreg; \
  2222. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_DAC2EN);\
  2223. /* Delay after an RCC peripheral clock enabling */ \
  2224. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_DAC2EN);\
  2225. UNUSED(tmpreg); \
  2226. } while(0)
  2227. #endif /* DAC2 */
  2228. #define __HAL_RCC_COMP12_CLK_ENABLE() do { \
  2229. __IO uint32_t tmpreg; \
  2230. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_COMP12EN);\
  2231. /* Delay after an RCC peripheral clock enabling */ \
  2232. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_COMP12EN);\
  2233. UNUSED(tmpreg); \
  2234. } while(0)
  2235. #define __HAL_RCC_VREF_CLK_ENABLE() do { \
  2236. __IO uint32_t tmpreg; \
  2237. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_VREFEN);\
  2238. /* Delay after an RCC peripheral clock enabling */ \
  2239. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_VREFEN);\
  2240. UNUSED(tmpreg); \
  2241. } while(0)
  2242. #if defined(SAI4)
  2243. #define __HAL_RCC_SAI4_CLK_ENABLE() do { \
  2244. __IO uint32_t tmpreg; \
  2245. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_SAI4EN);\
  2246. /* Delay after an RCC peripheral clock enabling */ \
  2247. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_SAI4EN);\
  2248. UNUSED(tmpreg); \
  2249. } while(0)
  2250. #endif /* SAI4 */
  2251. #define __HAL_RCC_RTC_CLK_ENABLE() do { \
  2252. __IO uint32_t tmpreg; \
  2253. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_RTCAPBEN);\
  2254. /* Delay after an RCC peripheral clock enabling */ \
  2255. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_RTCAPBEN);\
  2256. UNUSED(tmpreg); \
  2257. } while(0)
  2258. #if defined(DTS)
  2259. #define __HAL_RCC_DTS_CLK_ENABLE() do { \
  2260. __IO uint32_t tmpreg; \
  2261. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_DTSEN);\
  2262. /* Delay after an RCC peripheral clock enabling */ \
  2263. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_DTSEN);\
  2264. UNUSED(tmpreg); \
  2265. } while(0)
  2266. #endif /*DTS*/
  2267. #if defined(DFSDM2_BASE)
  2268. #define __HAL_RCC_DFSDM2_CLK_ENABLE() do { \
  2269. __IO uint32_t tmpreg; \
  2270. SET_BIT(RCC->APB4ENR, RCC_APB4ENR_DFSDM2EN);\
  2271. /* Delay after an RCC peripheral clock enabling */ \
  2272. tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_DFSDM2EN);\
  2273. UNUSED(tmpreg); \
  2274. } while(0)
  2275. #endif /*DFSDM2*/
  2276. #define __HAL_RCC_SYSCFG_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_SYSCFGEN)
  2277. #define __HAL_RCC_LPUART1_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPUART1EN)
  2278. #define __HAL_RCC_SPI6_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_SPI6EN)
  2279. #define __HAL_RCC_I2C4_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_I2C4EN)
  2280. #define __HAL_RCC_LPTIM2_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM2EN)
  2281. #define __HAL_RCC_LPTIM3_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM3EN)
  2282. #if defined(LPTIM4)
  2283. #define __HAL_RCC_LPTIM4_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM4EN)
  2284. #endif /*LPTIM4*/
  2285. #if defined(LPTIM5)
  2286. #define __HAL_RCC_LPTIM5_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM5EN)
  2287. #endif /*LPTIM5*/
  2288. #if defined(DAC2)
  2289. #define __HAL_RCC_DAC2_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_DAC2EN)
  2290. #endif /*DAC2*/
  2291. #define __HAL_RCC_COMP12_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_COMP12EN)
  2292. #define __HAL_RCC_VREF_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_VREFEN)
  2293. #define __HAL_RCC_RTC_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_RTCAPBEN)
  2294. #if defined(SAI4)
  2295. #define __HAL_RCC_SAI4_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_SAI4EN)
  2296. #endif /*SAI4*/
  2297. #if defined(DTS)
  2298. #define __HAL_RCC_DTS_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_DTSEN)
  2299. #endif /*DTS*/
  2300. #if defined(DFSDM2_BASE)
  2301. #define __HAL_RCC_DFSDM2_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_DFSDM2EN)
  2302. #endif /*DFSDM2*/
  2303. /** @brief Get the enable or disable status of the APB4 peripheral clock
  2304. * @note After reset, the peripheral clock (used for registers read/write access)
  2305. * is disabled and the application software has to enable this clock before
  2306. * using it.
  2307. */
  2308. #define __HAL_RCC_SYSCFG_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_SYSCFGEN) != 0U)
  2309. #define __HAL_RCC_LPUART1_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPUART1EN) != 0U)
  2310. #define __HAL_RCC_SPI6_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_SPI6EN) != 0U)
  2311. #define __HAL_RCC_I2C4_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_I2C4EN) != 0U)
  2312. #define __HAL_RCC_LPTIM2_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM2EN) != 0U)
  2313. #define __HAL_RCC_LPTIM3_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM3EN) != 0U)
  2314. #if defined(LPTIM4)
  2315. #define __HAL_RCC_LPTIM4_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM4EN) != 0U)
  2316. #endif /*LPTIM4*/
  2317. #if defined(LPTIM5)
  2318. #define __HAL_RCC_LPTIM5_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM5EN) != 0U)
  2319. #endif /*LPTIM5*/
  2320. #if defined(DAC2)
  2321. #define __HAL_RCC_DAC2_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_DAC2EN) != 0U)
  2322. #endif /*DAC2*/
  2323. #define __HAL_RCC_COMP12_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_COMP12EN) != 0U)
  2324. #define __HAL_RCC_VREF_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_VREFEN) != 0U)
  2325. #define __HAL_RCC_RTC_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_RTCAPBEN) != 0U)
  2326. #if defined(SAI4)
  2327. #define __HAL_RCC_SAI4_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_SAI4EN) != 0U)
  2328. #endif /*SAI4*/
  2329. #if defined(DTS)
  2330. #define __HAL_RCC_DTS_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_DTSEN) != 0U)
  2331. #endif /*DTS*/
  2332. #if defined(DFSDM2_BASE)
  2333. #define __HAL_RCC_DFSDM2_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_DFSDM2EN) != 0U)
  2334. #endif /*DFSDM2*/
  2335. #define __HAL_RCC_SYSCFG_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_SYSCFGEN) == 0U)
  2336. #define __HAL_RCC_LPUART1_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPUART1EN) == 0U)
  2337. #define __HAL_RCC_SPI6_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_SPI6EN) == 0U)
  2338. #define __HAL_RCC_I2C4_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_I2C4EN) == 0U)
  2339. #define __HAL_RCC_LPTIM2_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM2EN) == 0U)
  2340. #define __HAL_RCC_LPTIM3_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM3EN) == 0U)
  2341. #if defined(LPTIM4)
  2342. #define __HAL_RCC_LPTIM4_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM4EN) == 0U)
  2343. #endif /*LPTIM4*/
  2344. #if defined(LPTIM5)
  2345. #define __HAL_RCC_LPTIM5_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM5EN) == 0U)
  2346. #endif /*LPTIM5*/
  2347. #if defined(DAC2)
  2348. #define __HAL_RCC_DAC2_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_DAC2EN) == 0U)
  2349. #endif /*DAC2*/
  2350. #define __HAL_RCC_COMP12_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_COMP12EN) == 0U)
  2351. #define __HAL_RCC_VREF_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_VREFEN) == 0U)
  2352. #define __HAL_RCC_RTC_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_RTCAPBEN) == 0U)
  2353. #if defined(SAI4)
  2354. #define __HAL_RCC_SAI4_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_SAI4EN) == 0U)
  2355. #endif /*SAI4*/
  2356. #if defined(DTS)
  2357. #define __HAL_RCC_DTS_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_DTSEN) == 0U)
  2358. #endif /*DTS*/
  2359. #if defined(DFSDM2_BASE)
  2360. #define __HAL_RCC_DFSDM2_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_DFSDM2EN) == 0U)
  2361. #endif /*DFSDM2*/
  2362. #if defined(DUAL_CORE)
  2363. /* Exported macros for RCC_C1 -------------------------------------------------*/
  2364. /** @brief Enable or disable the AHB3 peripheral clock.
  2365. * @note After reset, the peripheral clock (used for registers read/write access)
  2366. * is disabled and the application software has to enable this clock before
  2367. * using it.
  2368. */
  2369. #define __HAL_RCC_C1_MDMA_CLK_ENABLE() do { \
  2370. __IO uint32_t tmpreg; \
  2371. SET_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_MDMAEN);\
  2372. /* Delay after an RCC peripheral clock enabling */ \
  2373. tmpreg = READ_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_MDMAEN);\
  2374. UNUSED(tmpreg); \
  2375. } while(0)
  2376. #define __HAL_RCC_C1_DMA2D_CLK_ENABLE() do { \
  2377. __IO uint32_t tmpreg; \
  2378. SET_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\
  2379. /* Delay after an RCC peripheral clock enabling */ \
  2380. tmpreg = READ_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\
  2381. UNUSED(tmpreg); \
  2382. } while(0)
  2383. #define __HAL_RCC_C1_JPGDECEN_CLK_ENABLE() do { \
  2384. __IO uint32_t tmpreg; \
  2385. SET_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\
  2386. /* Delay after an RCC peripheral clock enabling */ \
  2387. tmpreg = READ_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\
  2388. UNUSED(tmpreg); \
  2389. } while(0)
  2390. #define __HAL_RCC_C1_FMC_CLK_ENABLE() do { \
  2391. __IO uint32_t tmpreg; \
  2392. SET_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_FMCEN);\
  2393. /* Delay after an RCC peripheral clock enabling */ \
  2394. tmpreg = READ_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_FMCEN);\
  2395. UNUSED(tmpreg); \
  2396. } while(0)
  2397. #define __HAL_RCC_C1_QSPI_CLK_ENABLE() do { \
  2398. __IO uint32_t tmpreg; \
  2399. SET_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_QSPIEN);\
  2400. /* Delay after an RCC peripheral clock enabling */ \
  2401. tmpreg = READ_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_QSPIEN);\
  2402. UNUSED(tmpreg); \
  2403. } while(0)
  2404. #define __HAL_RCC_C1_SDMMC1_CLK_ENABLE() do { \
  2405. __IO uint32_t tmpreg; \
  2406. SET_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\
  2407. /* Delay after an RCC peripheral clock enabling */ \
  2408. tmpreg = READ_BIT(RCC_C1->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\
  2409. UNUSED(tmpreg); \
  2410. } while(0)
  2411. #define __HAL_RCC_C1_MDMA_CLK_DISABLE() (RCC_C1->AHB3ENR &= ~ (RCC_AHB3ENR_MDMAEN))
  2412. #define __HAL_RCC_C1_DMA2D_CLK_DISABLE() (RCC_C1->AHB3ENR &= ~ (RCC_AHB3ENR_DMA2DEN))
  2413. #define __HAL_RCC_C1_JPGDECEN_CLK_DISABLE() (RCC_C1->AHB3ENR &= ~ (RCC_AHB3ENR_JPGDECEN))
  2414. #define __HAL_RCC_C1_FMC_CLK_DISABLE() (RCC_C1->AHB3ENR &= ~ (RCC_AHB3ENR_FMCEN))
  2415. #define __HAL_RCC_C1_QSPI_CLK_DISABLE() (RCC_C1->AHB3ENR &= ~ (RCC_AHB3ENR_QSPIEN))
  2416. #define __HAL_RCC_C1_SDMMC1_CLK_DISABLE() (RCC_C1->AHB3ENR &= ~ (RCC_AHB3ENR_SDMMC1EN))
  2417. /** @brief Enable or disable the AHB1 peripheral clock.
  2418. * @note After reset, the peripheral clock (used for registers read/write access)
  2419. * is disabled and the application software has to enable this clock before
  2420. * using it.
  2421. */
  2422. #define __HAL_RCC_C1_DMA1_CLK_ENABLE() do { \
  2423. __IO uint32_t tmpreg; \
  2424. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  2425. /* Delay after an RCC peripheral clock enabling */ \
  2426. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  2427. UNUSED(tmpreg); \
  2428. } while(0)
  2429. #define __HAL_RCC_C1_DMA2_CLK_ENABLE() do { \
  2430. __IO uint32_t tmpreg; \
  2431. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  2432. /* Delay after an RCC peripheral clock enabling */ \
  2433. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  2434. UNUSED(tmpreg); \
  2435. } while(0)
  2436. #define __HAL_RCC_C1_ADC12_CLK_ENABLE() do { \
  2437. __IO uint32_t tmpreg; \
  2438. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ADC12EN);\
  2439. /* Delay after an RCC peripheral clock enabling */ \
  2440. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ADC12EN);\
  2441. UNUSED(tmpreg); \
  2442. } while(0)
  2443. #define __HAL_RCC_C1_ART_CLK_ENABLE() do { \
  2444. __IO uint32_t tmpreg; \
  2445. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ARTEN);\
  2446. /* Delay after an RCC peripheral clock enabling */ \
  2447. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ARTEN);\
  2448. UNUSED(tmpreg); \
  2449. } while(0)
  2450. #define __HAL_RCC_C1_ETH1MAC_CLK_ENABLE() do { \
  2451. __IO uint32_t tmpreg; \
  2452. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\
  2453. /* Delay after an RCC peripheral clock enabling */ \
  2454. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\
  2455. UNUSED(tmpreg); \
  2456. } while(0)
  2457. #define __HAL_RCC_C1_ETH1TX_CLK_ENABLE() do { \
  2458. __IO uint32_t tmpreg; \
  2459. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\
  2460. /* Delay after an RCC peripheral clock enabling */ \
  2461. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\
  2462. UNUSED(tmpreg); \
  2463. } while(0)
  2464. #define __HAL_RCC_C1_ETH1RX_CLK_ENABLE() do { \
  2465. __IO uint32_t tmpreg; \
  2466. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\
  2467. /* Delay after an RCC peripheral clock enabling */ \
  2468. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\
  2469. UNUSED(tmpreg); \
  2470. } while(0)
  2471. #define __HAL_RCC_C1_USB1_OTG_HS_CLK_ENABLE() do { \
  2472. __IO uint32_t tmpreg; \
  2473. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\
  2474. /* Delay after an RCC peripheral clock enabling */ \
  2475. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\
  2476. UNUSED(tmpreg); \
  2477. } while(0)
  2478. #define __HAL_RCC_C1_USB1_OTG_HS_ULPI_CLK_ENABLE() do { \
  2479. __IO uint32_t tmpreg; \
  2480. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\
  2481. /* Delay after an RCC peripheral clock enabling */ \
  2482. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\
  2483. UNUSED(tmpreg); \
  2484. } while(0)
  2485. #define __HAL_RCC_C1_USB2_OTG_FS_CLK_ENABLE() do { \
  2486. __IO uint32_t tmpreg; \
  2487. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\
  2488. /* Delay after an RCC peripheral clock enabling */ \
  2489. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\
  2490. UNUSED(tmpreg); \
  2491. } while(0)
  2492. #define __HAL_RCC_C1_USB2_OTG_FS_ULPI_CLK_ENABLE() do { \
  2493. __IO uint32_t tmpreg; \
  2494. SET_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB2OTGHSULPIEN);\
  2495. /* Delay after an RCC peripheral clock enabling */ \
  2496. tmpreg = READ_BIT(RCC_C1->AHB1ENR, RCC_AHB1ENR_USB2OTGHSULPIEN);\
  2497. UNUSED(tmpreg); \
  2498. } while(0)
  2499. #define __HAL_RCC_C1_DMA1_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_DMA1EN))
  2500. #define __HAL_RCC_C1_DMA2_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_DMA2EN))
  2501. #define __HAL_RCC_C1_ADC12_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_ADC12EN))
  2502. #define __HAL_RCC_C1_ART_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_ARTEN))
  2503. #define __HAL_RCC_C1_ETH1MAC_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1MACEN))
  2504. #define __HAL_RCC_C1_ETH1TX_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1TXEN))
  2505. #define __HAL_RCC_C1_ETH1RX_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1RXEN))
  2506. #define __HAL_RCC_C1_USB1_OTG_HS_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSEN))
  2507. #define __HAL_RCC_C1_USB1_OTG_HS_ULPI_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSULPIEN))
  2508. #define __HAL_RCC_C1_USB2_OTG_FS_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSEN))
  2509. #define __HAL_RCC_C1_USB2_OTG_FS_ULPI_CLK_DISABLE() (RCC_C1->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSULPIEN))
  2510. /** @brief Enable or disable the AHB2 peripheral clock.
  2511. * @note After reset, the peripheral clock (used for registers read/write access)
  2512. * is disabled and the application software has to enable this clock before
  2513. * using it.
  2514. */
  2515. #define __HAL_RCC_C1_DCMI_CLK_ENABLE() do { \
  2516. __IO uint32_t tmpreg; \
  2517. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_DCMIEN);\
  2518. /* Delay after an RCC peripheral clock enabling */ \
  2519. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_DCMIEN);\
  2520. UNUSED(tmpreg); \
  2521. } while(0)
  2522. #if defined(CRYP)
  2523. #define __HAL_RCC_C1_CRYP_CLK_ENABLE() do { \
  2524. __IO uint32_t tmpreg; \
  2525. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_CRYPEN);\
  2526. /* Delay after an RCC peripheral clock enabling */ \
  2527. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_CRYPEN);\
  2528. UNUSED(tmpreg); \
  2529. } while(0)
  2530. #endif /* CRYP */
  2531. #if defined(HASH)
  2532. #define __HAL_RCC_C1_HASH_CLK_ENABLE() do { \
  2533. __IO uint32_t tmpreg; \
  2534. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_HASHEN);\
  2535. /* Delay after an RCC peripheral clock enabling */ \
  2536. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_HASHEN);\
  2537. UNUSED(tmpreg); \
  2538. } while(0)
  2539. #endif /* HASH */
  2540. #define __HAL_RCC_C1_RNG_CLK_ENABLE() do { \
  2541. __IO uint32_t tmpreg; \
  2542. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_RNGEN);\
  2543. /* Delay after an RCC peripheral clock enabling */ \
  2544. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_RNGEN);\
  2545. UNUSED(tmpreg); \
  2546. } while(0)
  2547. #define __HAL_RCC_C1_SDMMC2_CLK_ENABLE() do { \
  2548. __IO uint32_t tmpreg; \
  2549. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\
  2550. /* Delay after an RCC peripheral clock enabling */ \
  2551. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\
  2552. UNUSED(tmpreg); \
  2553. } while(0)
  2554. #define __HAL_RCC_C1_D2SRAM1_CLK_ENABLE() do { \
  2555. __IO uint32_t tmpreg; \
  2556. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\
  2557. /* Delay after an RCC peripheral clock enabling */ \
  2558. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\
  2559. UNUSED(tmpreg); \
  2560. } while(0)
  2561. #define __HAL_RCC_C1_D2SRAM2_CLK_ENABLE() do { \
  2562. __IO uint32_t tmpreg; \
  2563. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\
  2564. /* Delay after an RCC peripheral clock enabling */ \
  2565. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\
  2566. UNUSED(tmpreg); \
  2567. } while(0)
  2568. #define __HAL_RCC_C1_D2SRAM3_CLK_ENABLE() do { \
  2569. __IO uint32_t tmpreg; \
  2570. SET_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\
  2571. /* Delay after an RCC peripheral clock enabling */ \
  2572. tmpreg = READ_BIT(RCC_C1->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\
  2573. UNUSED(tmpreg); \
  2574. } while(0)
  2575. #define __HAL_RCC_C1_DCMI_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_DCMIEN))
  2576. #if defined(CRYP)
  2577. #define __HAL_RCC_C1_CRYP_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_CRYPEN))
  2578. #endif /* CRYP */
  2579. #if defined(HASH)
  2580. #define __HAL_RCC_C1_HASH_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_HASHEN))
  2581. #endif /* HASH */
  2582. #define __HAL_RCC_C1_RNG_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_RNGEN))
  2583. #define __HAL_RCC_C1_SDMMC2_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_SDMMC2EN))
  2584. #define __HAL_RCC_C1_D2SRAM1_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM1EN))
  2585. #define __HAL_RCC_C1_D2SRAM2_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM2EN))
  2586. #define __HAL_RCC_C1_D2SRAM3_CLK_DISABLE() (RCC_C1->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM3EN))
  2587. /** @brief Enable or disable the AHB4 peripheral clock.
  2588. * @note After reset, the peripheral clock (used for registers read/write access)
  2589. * is disabled and the application software has to enable this clock before
  2590. * using it.
  2591. */
  2592. #define __HAL_RCC_C1_GPIOA_CLK_ENABLE() do { \
  2593. __IO uint32_t tmpreg; \
  2594. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\
  2595. /* Delay after an RCC peripheral clock enabling */ \
  2596. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\
  2597. UNUSED(tmpreg); \
  2598. } while(0)
  2599. #define __HAL_RCC_C1_GPIOB_CLK_ENABLE() do { \
  2600. __IO uint32_t tmpreg; \
  2601. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\
  2602. /* Delay after an RCC peripheral clock enabling */ \
  2603. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\
  2604. UNUSED(tmpreg); \
  2605. } while(0)
  2606. #define __HAL_RCC_C1_GPIOC_CLK_ENABLE() do { \
  2607. __IO uint32_t tmpreg; \
  2608. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\
  2609. /* Delay after an RCC peripheral clock enabling */ \
  2610. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\
  2611. UNUSED(tmpreg); \
  2612. } while(0)
  2613. #define __HAL_RCC_C1_GPIOD_CLK_ENABLE() do { \
  2614. __IO uint32_t tmpreg; \
  2615. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIODEN);\
  2616. /* Delay after an RCC peripheral clock enabling */ \
  2617. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIODEN);\
  2618. UNUSED(tmpreg); \
  2619. } while(0)
  2620. #define __HAL_RCC_C1_GPIOE_CLK_ENABLE() do { \
  2621. __IO uint32_t tmpreg; \
  2622. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\
  2623. /* Delay after an RCC peripheral clock enabling */ \
  2624. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\
  2625. UNUSED(tmpreg); \
  2626. } while(0)
  2627. #define __HAL_RCC_C1_GPIOF_CLK_ENABLE() do { \
  2628. __IO uint32_t tmpreg; \
  2629. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\
  2630. /* Delay after an RCC peripheral clock enabling */ \
  2631. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\
  2632. UNUSED(tmpreg); \
  2633. } while(0)
  2634. #define __HAL_RCC_C1_GPIOG_CLK_ENABLE() do { \
  2635. __IO uint32_t tmpreg; \
  2636. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\
  2637. /* Delay after an RCC peripheral clock enabling */ \
  2638. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\
  2639. UNUSED(tmpreg); \
  2640. } while(0)
  2641. #define __HAL_RCC_C1_GPIOH_CLK_ENABLE() do { \
  2642. __IO uint32_t tmpreg; \
  2643. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\
  2644. /* Delay after an RCC peripheral clock enabling */ \
  2645. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\
  2646. UNUSED(tmpreg); \
  2647. } while(0)
  2648. #define __HAL_RCC_C1_GPIOI_CLK_ENABLE() do { \
  2649. __IO uint32_t tmpreg; \
  2650. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\
  2651. /* Delay after an RCC peripheral clock enabling */ \
  2652. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\
  2653. UNUSED(tmpreg); \
  2654. } while(0)
  2655. #define __HAL_RCC_C1_GPIOJ_CLK_ENABLE() do { \
  2656. __IO uint32_t tmpreg; \
  2657. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\
  2658. /* Delay after an RCC peripheral clock enabling */ \
  2659. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\
  2660. UNUSED(tmpreg); \
  2661. } while(0)
  2662. #define __HAL_RCC_C1_GPIOK_CLK_ENABLE() do { \
  2663. __IO uint32_t tmpreg; \
  2664. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\
  2665. /* Delay after an RCC peripheral clock enabling */ \
  2666. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\
  2667. UNUSED(tmpreg); \
  2668. } while(0)
  2669. #define __HAL_RCC_C1_CRC_CLK_ENABLE() do { \
  2670. __IO uint32_t tmpreg; \
  2671. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_CRCEN);\
  2672. /* Delay after an RCC peripheral clock enabling */ \
  2673. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_CRCEN);\
  2674. UNUSED(tmpreg); \
  2675. } while(0)
  2676. #define __HAL_RCC_C1_BDMA_CLK_ENABLE() do { \
  2677. __IO uint32_t tmpreg; \
  2678. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_BDMAEN);\
  2679. /* Delay after an RCC peripheral clock enabling */ \
  2680. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_BDMAEN);\
  2681. UNUSED(tmpreg); \
  2682. } while(0)
  2683. #define __HAL_RCC_C1_ADC3_CLK_ENABLE() do { \
  2684. __IO uint32_t tmpreg; \
  2685. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_ADC3EN);\
  2686. /* Delay after an RCC peripheral clock enabling */ \
  2687. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_ADC3EN);\
  2688. UNUSED(tmpreg); \
  2689. } while(0)
  2690. #define __HAL_RCC_C1_HSEM_CLK_ENABLE() do { \
  2691. __IO uint32_t tmpreg; \
  2692. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_HSEMEN);\
  2693. /* Delay after an RCC peripheral clock enabling */ \
  2694. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_HSEMEN);\
  2695. UNUSED(tmpreg); \
  2696. } while(0)
  2697. #define __HAL_RCC_C1_BKPRAM_CLK_ENABLE() do { \
  2698. __IO uint32_t tmpreg; \
  2699. SET_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\
  2700. /* Delay after an RCC peripheral clock enabling */ \
  2701. tmpreg = READ_BIT(RCC_C1->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\
  2702. UNUSED(tmpreg); \
  2703. } while(0)
  2704. #define __HAL_RCC_C1_GPIOA_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOAEN)
  2705. #define __HAL_RCC_C1_GPIOB_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOBEN)
  2706. #define __HAL_RCC_C1_GPIOC_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOCEN)
  2707. #define __HAL_RCC_C1_GPIOD_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIODEN)
  2708. #define __HAL_RCC_C1_GPIOE_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOEEN)
  2709. #define __HAL_RCC_C1_GPIOF_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOFEN)
  2710. #define __HAL_RCC_C1_GPIOG_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOGEN)
  2711. #define __HAL_RCC_C1_GPIOH_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOHEN)
  2712. #define __HAL_RCC_C1_GPIOI_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOIEN)
  2713. #define __HAL_RCC_C1_GPIOJ_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOJEN)
  2714. #define __HAL_RCC_C1_GPIOK_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOKEN)
  2715. #define __HAL_RCC_C1_CRC_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_CRCEN)
  2716. #define __HAL_RCC_C1_BDMA_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_BDMAEN)
  2717. #define __HAL_RCC_C1_ADC3_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_ADC3EN)
  2718. #define __HAL_RCC_C1_HSEM_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_HSEMEN)
  2719. #define __HAL_RCC_C1_BKPRAM_CLK_DISABLE() (RCC_C1->AHB4ENR) &= ~ (RCC_AHB4ENR_BKPRAMEN)
  2720. /** @brief Enable or disable the APB3 peripheral clock.
  2721. * @note After reset, the peripheral clock (used for registers read/write access)
  2722. * is disabled and the application software has to enable this clock before
  2723. * using it.
  2724. */
  2725. #define __HAL_RCC_C1_LTDC_CLK_ENABLE() do { \
  2726. __IO uint32_t tmpreg; \
  2727. SET_BIT(RCC_C1->APB3ENR, RCC_APB3ENR_LTDCEN);\
  2728. /* Delay after an RCC peripheral clock enabling */ \
  2729. tmpreg = READ_BIT(RCC_C1->APB3ENR, RCC_APB3ENR_LTDCEN);\
  2730. UNUSED(tmpreg); \
  2731. } while(0)
  2732. #define __HAL_RCC_C1_DSI_CLK_ENABLE() do { \
  2733. __IO uint32_t tmpreg; \
  2734. SET_BIT(RCC_C1->APB3ENR, RCC_APB3ENR_DSIEN);\
  2735. /* Delay after an RCC peripheral clock enabling */ \
  2736. tmpreg = READ_BIT(RCC_C1->APB3ENR, RCC_APB3ENR_DSIEN);\
  2737. UNUSED(tmpreg); \
  2738. } while(0)
  2739. #define __HAL_RCC_C1_WWDG1_CLK_ENABLE() do { \
  2740. __IO uint32_t tmpreg; \
  2741. SET_BIT(RCC_C1->APB3ENR, RCC_APB3ENR_WWDG1EN);\
  2742. /* Delay after an RCC peripheral clock enabling */ \
  2743. tmpreg = READ_BIT(RCC_C1->APB3ENR, RCC_APB3ENR_WWDG1EN);\
  2744. UNUSED(tmpreg); \
  2745. } while(0)
  2746. #define __HAL_RCC_C1_LTDC_CLK_DISABLE() (RCC_C1->APB3ENR) &= ~ (RCC_APB3ENR_LTDCEN)
  2747. #define __HAL_RCC_C1_DSI_CLK_DISABLE() (RCC_C1->APB3ENR) &= ~ (RCC_APB3ENR_DSIEN)
  2748. #define __HAL_RCC_C1_WWDG1_CLK_DISABLE() (RCC_C1->APB3ENR) &= ~ (RCC_APB3ENR_WWDG1EN)
  2749. /** @brief Enable or disable the APB1 peripheral clock.
  2750. * @note After reset, the peripheral clock (used for registers read/write access)
  2751. * is disabled and the application software has to enable this clock before
  2752. * using it.
  2753. */
  2754. #define __HAL_RCC_C1_TIM2_CLK_ENABLE() do { \
  2755. __IO uint32_t tmpreg; \
  2756. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM2EN);\
  2757. /* Delay after an RCC peripheral clock enabling */ \
  2758. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM2EN);\
  2759. UNUSED(tmpreg); \
  2760. } while(0)
  2761. #define __HAL_RCC_C1_TIM3_CLK_ENABLE() do { \
  2762. __IO uint32_t tmpreg; \
  2763. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM3EN);\
  2764. /* Delay after an RCC peripheral clock enabling */ \
  2765. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM3EN);\
  2766. UNUSED(tmpreg); \
  2767. } while(0)
  2768. #define __HAL_RCC_C1_TIM4_CLK_ENABLE() do { \
  2769. __IO uint32_t tmpreg; \
  2770. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM4EN);\
  2771. /* Delay after an RCC peripheral clock enabling */ \
  2772. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM4EN);\
  2773. UNUSED(tmpreg); \
  2774. } while(0)
  2775. #define __HAL_RCC_C1_TIM5_CLK_ENABLE() do { \
  2776. __IO uint32_t tmpreg; \
  2777. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM5EN);\
  2778. /* Delay after an RCC peripheral clock enabling */ \
  2779. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM5EN);\
  2780. UNUSED(tmpreg); \
  2781. } while(0)
  2782. #define __HAL_RCC_C1_TIM6_CLK_ENABLE() do { \
  2783. __IO uint32_t tmpreg; \
  2784. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM6EN);\
  2785. /* Delay after an RCC peripheral clock enabling */ \
  2786. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM6EN);\
  2787. UNUSED(tmpreg); \
  2788. } while(0)
  2789. #define __HAL_RCC_C1_TIM7_CLK_ENABLE() do { \
  2790. __IO uint32_t tmpreg; \
  2791. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM7EN);\
  2792. /* Delay after an RCC peripheral clock enabling */ \
  2793. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM7EN);\
  2794. UNUSED(tmpreg); \
  2795. } while(0)
  2796. #define __HAL_RCC_C1_TIM12_CLK_ENABLE() do { \
  2797. __IO uint32_t tmpreg; \
  2798. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM12EN);\
  2799. /* Delay after an RCC peripheral clock enabling */ \
  2800. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM12EN);\
  2801. UNUSED(tmpreg); \
  2802. } while(0)
  2803. #define __HAL_RCC_C1_TIM13_CLK_ENABLE() do { \
  2804. __IO uint32_t tmpreg; \
  2805. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM13EN);\
  2806. /* Delay after an RCC peripheral clock enabling */ \
  2807. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM13EN);\
  2808. UNUSED(tmpreg); \
  2809. } while(0)
  2810. #define __HAL_RCC_C1_TIM14_CLK_ENABLE() do { \
  2811. __IO uint32_t tmpreg; \
  2812. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM14EN);\
  2813. /* Delay after an RCC peripheral clock enabling */ \
  2814. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_TIM14EN);\
  2815. UNUSED(tmpreg); \
  2816. } while(0)
  2817. #define __HAL_RCC_C1_LPTIM1_CLK_ENABLE() do { \
  2818. __IO uint32_t tmpreg; \
  2819. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_LPTIM1EN);\
  2820. /* Delay after an RCC peripheral clock enabling */ \
  2821. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_LPTIM1EN);\
  2822. UNUSED(tmpreg); \
  2823. } while(0)
  2824. #define __HAL_RCC_C1_WWDG2_CLK_ENABLE() do { \
  2825. __IO uint32_t tmpreg; \
  2826. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_WWDG2EN);\
  2827. /* Delay after an RCC peripheral clock enabling */ \
  2828. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_WWDG2EN);\
  2829. UNUSED(tmpreg); \
  2830. } while(0)
  2831. #define __HAL_RCC_C1_SPI2_CLK_ENABLE() do { \
  2832. __IO uint32_t tmpreg; \
  2833. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_SPI2EN);\
  2834. /* Delay after an RCC peripheral clock enabling */ \
  2835. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_SPI2EN);\
  2836. UNUSED(tmpreg); \
  2837. } while(0)
  2838. #define __HAL_RCC_C1_SPI3_CLK_ENABLE() do { \
  2839. __IO uint32_t tmpreg; \
  2840. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_SPI3EN);\
  2841. /* Delay after an RCC peripheral clock enabling */ \
  2842. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_SPI3EN);\
  2843. UNUSED(tmpreg); \
  2844. } while(0)
  2845. #define __HAL_RCC_C1_SPDIFRX_CLK_ENABLE() do { \
  2846. __IO uint32_t tmpreg; \
  2847. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\
  2848. /* Delay after an RCC peripheral clock enabling */ \
  2849. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\
  2850. UNUSED(tmpreg); \
  2851. } while(0)
  2852. #define __HAL_RCC_C1_USART2_CLK_ENABLE() do { \
  2853. __IO uint32_t tmpreg; \
  2854. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_USART2EN);\
  2855. /* Delay after an RCC peripheral clock enabling */ \
  2856. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_USART2EN);\
  2857. UNUSED(tmpreg); \
  2858. } while(0)
  2859. #define __HAL_RCC_C1_USART3_CLK_ENABLE() do { \
  2860. __IO uint32_t tmpreg; \
  2861. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_USART3EN);\
  2862. /* Delay after an RCC peripheral clock enabling */ \
  2863. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_USART3EN);\
  2864. UNUSED(tmpreg); \
  2865. } while(0)
  2866. #define __HAL_RCC_C1_UART4_CLK_ENABLE() do { \
  2867. __IO uint32_t tmpreg; \
  2868. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART4EN);\
  2869. /* Delay after an RCC peripheral clock enabling */ \
  2870. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART4EN);\
  2871. UNUSED(tmpreg); \
  2872. } while(0)
  2873. #define __HAL_RCC_C1_UART5_CLK_ENABLE() do { \
  2874. __IO uint32_t tmpreg; \
  2875. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART5EN);\
  2876. /* Delay after an RCC peripheral clock enabling */ \
  2877. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART5EN);\
  2878. UNUSED(tmpreg); \
  2879. } while(0)
  2880. #define __HAL_RCC_C1_I2C1_CLK_ENABLE() do { \
  2881. __IO uint32_t tmpreg; \
  2882. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_I2C1EN);\
  2883. /* Delay after an RCC peripheral clock enabling */ \
  2884. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_I2C1EN);\
  2885. UNUSED(tmpreg); \
  2886. } while(0)
  2887. #define __HAL_RCC_C1_I2C2_CLK_ENABLE() do { \
  2888. __IO uint32_t tmpreg; \
  2889. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_I2C2EN);\
  2890. /* Delay after an RCC peripheral clock enabling */ \
  2891. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_I2C2EN);\
  2892. UNUSED(tmpreg); \
  2893. } while(0)
  2894. #define __HAL_RCC_C1_I2C3_CLK_ENABLE() do { \
  2895. __IO uint32_t tmpreg; \
  2896. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_I2C3EN);\
  2897. /* Delay after an RCC peripheral clock enabling */ \
  2898. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_I2C3EN);\
  2899. UNUSED(tmpreg); \
  2900. } while(0)
  2901. #define __HAL_RCC_C1_CEC_CLK_ENABLE() do { \
  2902. __IO uint32_t tmpreg; \
  2903. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_CECEN);\
  2904. /* Delay after an RCC peripheral clock enabling */ \
  2905. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_CECEN);\
  2906. UNUSED(tmpreg); \
  2907. } while(0)
  2908. #define __HAL_RCC_C1_DAC12_CLK_ENABLE() do { \
  2909. __IO uint32_t tmpreg; \
  2910. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_DAC12EN);\
  2911. /* Delay after an RCC peripheral clock enabling */ \
  2912. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_DAC12EN);\
  2913. UNUSED(tmpreg); \
  2914. } while(0)
  2915. #define __HAL_RCC_C1_UART7_CLK_ENABLE() do { \
  2916. __IO uint32_t tmpreg; \
  2917. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART7EN);\
  2918. /* Delay after an RCC peripheral clock enabling */ \
  2919. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART7EN);\
  2920. UNUSED(tmpreg); \
  2921. } while(0)
  2922. #define __HAL_RCC_C1_UART8_CLK_ENABLE() do { \
  2923. __IO uint32_t tmpreg; \
  2924. SET_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART8EN);\
  2925. /* Delay after an RCC peripheral clock enabling */ \
  2926. tmpreg = READ_BIT(RCC_C1->APB1LENR, RCC_APB1LENR_UART8EN);\
  2927. UNUSED(tmpreg); \
  2928. } while(0)
  2929. #define __HAL_RCC_C1_CRS_CLK_ENABLE() do { \
  2930. __IO uint32_t tmpreg; \
  2931. SET_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_CRSEN);\
  2932. /* Delay after an RCC peripheral clock enabling */ \
  2933. tmpreg = READ_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_CRSEN);\
  2934. UNUSED(tmpreg); \
  2935. } while(0)
  2936. #define __HAL_RCC_C1_SWPMI_CLK_ENABLE() do { \
  2937. __IO uint32_t tmpreg; \
  2938. SET_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_SWPMIEN);\
  2939. /* Delay after an RCC peripheral clock enabling */ \
  2940. tmpreg = READ_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_SWPMIEN);\
  2941. UNUSED(tmpreg); \
  2942. } while(0)
  2943. #define __HAL_RCC_C1_OPAMP_CLK_ENABLE() do { \
  2944. __IO uint32_t tmpreg; \
  2945. SET_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_OPAMPEN);\
  2946. /* Delay after an RCC peripheral clock enabling */ \
  2947. tmpreg = READ_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_OPAMPEN);\
  2948. UNUSED(tmpreg); \
  2949. } while(0)
  2950. #define __HAL_RCC_C1_MDIOS_CLK_ENABLE() do { \
  2951. __IO uint32_t tmpreg; \
  2952. SET_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_MDIOSEN);\
  2953. /* Delay after an RCC peripheral clock enabling */ \
  2954. tmpreg = READ_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_MDIOSEN);\
  2955. UNUSED(tmpreg); \
  2956. } while(0)
  2957. #define __HAL_RCC_C1_FDCAN_CLK_ENABLE() do { \
  2958. __IO uint32_t tmpreg; \
  2959. SET_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_FDCANEN);\
  2960. /* Delay after an RCC peripheral clock enabling */ \
  2961. tmpreg = READ_BIT(RCC_C1->APB1HENR, RCC_APB1HENR_FDCANEN);\
  2962. UNUSED(tmpreg); \
  2963. } while(0)
  2964. #define __HAL_RCC_C1_TIM2_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM2EN)
  2965. #define __HAL_RCC_C1_TIM3_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM3EN)
  2966. #define __HAL_RCC_C1_TIM4_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM4EN)
  2967. #define __HAL_RCC_C1_TIM5_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM5EN)
  2968. #define __HAL_RCC_C1_TIM6_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM6EN)
  2969. #define __HAL_RCC_C1_TIM7_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM7EN)
  2970. #define __HAL_RCC_C1_TIM12_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM12EN)
  2971. #define __HAL_RCC_C1_TIM13_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM13EN)
  2972. #define __HAL_RCC_C1_TIM14_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_TIM14EN)
  2973. #define __HAL_RCC_C1_LPTIM1_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_LPTIM1EN)
  2974. #define __HAL_RCC_C1_WWDG2_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_WWDG2EN)
  2975. #define __HAL_RCC_C1_SPI2_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_SPI2EN)
  2976. #define __HAL_RCC_C1_SPI3_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_SPI3EN)
  2977. #define __HAL_RCC_C1_SPDIFRX_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_SPDIFRXEN)
  2978. #define __HAL_RCC_C1_USART2_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_USART2EN)
  2979. #define __HAL_RCC_C1_USART3_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_USART3EN)
  2980. #define __HAL_RCC_C1_UART4_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_UART4EN)
  2981. #define __HAL_RCC_C1_UART5_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_UART5EN)
  2982. #define __HAL_RCC_C1_I2C1_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_I2C1EN)
  2983. #define __HAL_RCC_C1_I2C2_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_I2C2EN)
  2984. #define __HAL_RCC_C1_I2C3_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_I2C3EN)
  2985. #define __HAL_RCC_C1_CEC_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_CECEN)
  2986. #define __HAL_RCC_C1_DAC12_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_DAC12EN)
  2987. #define __HAL_RCC_C1_UART7_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_UART7EN)
  2988. #define __HAL_RCC_C1_UART8_CLK_DISABLE() (RCC_C1->APB1LENR) &= ~ (RCC_APB1LENR_UART8EN)
  2989. #define __HAL_RCC_C1_CRS_CLK_DISABLE() (RCC_C1->APB1HENR) &= ~ (RCC_APB1HENR_CRSEN)
  2990. #define __HAL_RCC_C1_SWPMI_CLK_DISABLE() (RCC_C1->APB1HENR) &= ~ (RCC_APB1HENR_SWPMIEN)
  2991. #define __HAL_RCC_C1_OPAMP_CLK_DISABLE() (RCC_C1->APB1HENR) &= ~ (RCC_APB1HENR_OPAMPEN)
  2992. #define __HAL_RCC_C1_MDIOS_CLK_DISABLE() (RCC_C1->APB1HENR) &= ~ (RCC_APB1HENR_MDIOSEN)
  2993. #define __HAL_RCC_C1_FDCAN_CLK_DISABLE() (RCC_C1->APB1HENR) &= ~ (RCC_APB1HENR_FDCANEN)
  2994. /** @brief Enable or disable the APB2 peripheral clock.
  2995. * @note After reset, the peripheral clock (used for registers read/write access)
  2996. * is disabled and the application software has to enable this clock before
  2997. * using it.
  2998. */
  2999. #define __HAL_RCC_C1_TIM1_CLK_ENABLE() do { \
  3000. __IO uint32_t tmpreg; \
  3001. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM1EN);\
  3002. /* Delay after an RCC peripheral clock enabling */ \
  3003. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM1EN);\
  3004. UNUSED(tmpreg); \
  3005. } while(0)
  3006. #define __HAL_RCC_C1_TIM8_CLK_ENABLE() do { \
  3007. __IO uint32_t tmpreg; \
  3008. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM8EN);\
  3009. /* Delay after an RCC peripheral clock enabling */ \
  3010. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM8EN);\
  3011. UNUSED(tmpreg); \
  3012. } while(0)
  3013. #define __HAL_RCC_C1_USART1_CLK_ENABLE() do { \
  3014. __IO uint32_t tmpreg; \
  3015. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_USART1EN);\
  3016. /* Delay after an RCC peripheral clock enabling */ \
  3017. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_USART1EN);\
  3018. UNUSED(tmpreg); \
  3019. } while(0)
  3020. #define __HAL_RCC_C1_USART6_CLK_ENABLE() do { \
  3021. __IO uint32_t tmpreg; \
  3022. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_USART6EN);\
  3023. /* Delay after an RCC peripheral clock enabling */ \
  3024. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_USART6EN);\
  3025. UNUSED(tmpreg); \
  3026. } while(0)
  3027. #define __HAL_RCC_C1_SPI1_CLK_ENABLE() do { \
  3028. __IO uint32_t tmpreg; \
  3029. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SPI1EN);\
  3030. /* Delay after an RCC peripheral clock enabling */ \
  3031. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SPI1EN);\
  3032. UNUSED(tmpreg); \
  3033. } while(0)
  3034. #define __HAL_RCC_C1_SPI4_CLK_ENABLE() do { \
  3035. __IO uint32_t tmpreg; \
  3036. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SPI4EN);\
  3037. /* Delay after an RCC peripheral clock enabling */ \
  3038. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SPI4EN);\
  3039. UNUSED(tmpreg); \
  3040. } while(0)
  3041. #define __HAL_RCC_C1_TIM15_CLK_ENABLE() do { \
  3042. __IO uint32_t tmpreg; \
  3043. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM15EN);\
  3044. /* Delay after an RCC peripheral clock enabling */ \
  3045. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM15EN);\
  3046. UNUSED(tmpreg); \
  3047. } while(0)
  3048. #define __HAL_RCC_C1_TIM16_CLK_ENABLE() do { \
  3049. __IO uint32_t tmpreg; \
  3050. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM16EN);\
  3051. /* Delay after an RCC peripheral clock enabling */ \
  3052. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM16EN);\
  3053. UNUSED(tmpreg); \
  3054. } while(0)
  3055. #define __HAL_RCC_C1_TIM17_CLK_ENABLE() do { \
  3056. __IO uint32_t tmpreg; \
  3057. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM17EN);\
  3058. /* Delay after an RCC peripheral clock enabling */ \
  3059. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_TIM17EN);\
  3060. UNUSED(tmpreg); \
  3061. } while(0)
  3062. #define __HAL_RCC_C1_SPI5_CLK_ENABLE() do { \
  3063. __IO uint32_t tmpreg; \
  3064. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SPI5EN);\
  3065. /* Delay after an RCC peripheral clock enabling */ \
  3066. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SPI5EN);\
  3067. UNUSED(tmpreg); \
  3068. } while(0)
  3069. #define __HAL_RCC_C1_SAI1_CLK_ENABLE() do { \
  3070. __IO uint32_t tmpreg; \
  3071. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SAI1EN);\
  3072. /* Delay after an RCC peripheral clock enabling */ \
  3073. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SAI1EN);\
  3074. UNUSED(tmpreg); \
  3075. } while(0)
  3076. #define __HAL_RCC_C1_SAI2_CLK_ENABLE() do { \
  3077. __IO uint32_t tmpreg; \
  3078. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SAI2EN);\
  3079. /* Delay after an RCC peripheral clock enabling */ \
  3080. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SAI2EN);\
  3081. UNUSED(tmpreg); \
  3082. } while(0)
  3083. #define __HAL_RCC_C1_SAI3_CLK_ENABLE() do { \
  3084. __IO uint32_t tmpreg; \
  3085. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SAI3EN);\
  3086. /* Delay after an RCC peripheral clock enabling */ \
  3087. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_SAI3EN);\
  3088. UNUSED(tmpreg); \
  3089. } while(0)
  3090. #define __HAL_RCC_C1_DFSDM1_CLK_ENABLE() do { \
  3091. __IO uint32_t tmpreg; \
  3092. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_DFSDM1EN);\
  3093. /* Delay after an RCC peripheral clock enabling */ \
  3094. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_DFSDM1EN);\
  3095. UNUSED(tmpreg); \
  3096. } while(0)
  3097. #define __HAL_RCC_C1_HRTIM1_CLK_ENABLE() do { \
  3098. __IO uint32_t tmpreg; \
  3099. SET_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_HRTIMEN);\
  3100. /* Delay after an RCC peripheral clock enabling */ \
  3101. tmpreg = READ_BIT(RCC_C1->APB2ENR, RCC_APB2ENR_HRTIMEN);\
  3102. UNUSED(tmpreg); \
  3103. } while(0)
  3104. #define __HAL_RCC_C1_TIM1_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_TIM1EN)
  3105. #define __HAL_RCC_C1_TIM8_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_TIM8EN)
  3106. #define __HAL_RCC_C1_USART1_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_USART1EN)
  3107. #define __HAL_RCC_C1_USART6_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_USART6EN)
  3108. #define __HAL_RCC_C1_SPI1_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_SPI1EN)
  3109. #define __HAL_RCC_C1_SPI4_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_SPI4EN)
  3110. #define __HAL_RCC_C1_TIM15_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_TIM15EN)
  3111. #define __HAL_RCC_C1_TIM16_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_TIM16EN)
  3112. #define __HAL_RCC_C1_TIM17_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_TIM17EN)
  3113. #define __HAL_RCC_C1_SPI5_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_SPI5EN)
  3114. #define __HAL_RCC_C1_SAI1_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_SAI1EN)
  3115. #define __HAL_RCC_C1_SAI2_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_SAI2EN)
  3116. #define __HAL_RCC_C1_SAI3_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_SAI3EN)
  3117. #define __HAL_RCC_C1_DFSDM1_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_DFSDM1EN)
  3118. #define __HAL_RCC_C1_HRTIM1_CLK_DISABLE() (RCC_C1->APB2ENR) &= ~ (RCC_APB2ENR_HRTIMEN)
  3119. /** @brief Enable or disable the APB4 peripheral clock.
  3120. * @note After reset, the peripheral clock (used for registers read/write access)
  3121. * is disabled and the application software has to enable this clock before
  3122. * using it.
  3123. */
  3124. #define __HAL_RCC_C1_SYSCFG_CLK_ENABLE() do { \
  3125. __IO uint32_t tmpreg; \
  3126. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_SYSCFGEN);\
  3127. /* Delay after an RCC peripheral clock enabling */ \
  3128. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_SYSCFGEN);\
  3129. UNUSED(tmpreg); \
  3130. } while(0)
  3131. #define __HAL_RCC_C1_LPUART1_CLK_ENABLE() do { \
  3132. __IO uint32_t tmpreg; \
  3133. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPUART1EN);\
  3134. /* Delay after an RCC peripheral clock enabling */ \
  3135. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPUART1EN);\
  3136. UNUSED(tmpreg); \
  3137. } while(0)
  3138. #define __HAL_RCC_C1_SPI6_CLK_ENABLE() do { \
  3139. __IO uint32_t tmpreg; \
  3140. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_SPI6EN);\
  3141. /* Delay after an RCC peripheral clock enabling */ \
  3142. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_SPI6EN);\
  3143. UNUSED(tmpreg); \
  3144. } while(0)
  3145. #define __HAL_RCC_C1_I2C4_CLK_ENABLE() do { \
  3146. __IO uint32_t tmpreg; \
  3147. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_I2C4EN);\
  3148. /* Delay after an RCC peripheral clock enabling */ \
  3149. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_I2C4EN);\
  3150. UNUSED(tmpreg); \
  3151. } while(0)
  3152. #define __HAL_RCC_C1_LPTIM2_CLK_ENABLE() do { \
  3153. __IO uint32_t tmpreg; \
  3154. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM2EN);\
  3155. /* Delay after an RCC peripheral clock enabling */ \
  3156. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM2EN);\
  3157. UNUSED(tmpreg); \
  3158. } while(0)
  3159. #define __HAL_RCC_C1_LPTIM3_CLK_ENABLE() do { \
  3160. __IO uint32_t tmpreg; \
  3161. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM3EN);\
  3162. /* Delay after an RCC peripheral clock enabling */ \
  3163. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM3EN);\
  3164. UNUSED(tmpreg); \
  3165. } while(0)
  3166. #define __HAL_RCC_C1_LPTIM4_CLK_ENABLE() do { \
  3167. __IO uint32_t tmpreg; \
  3168. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM4EN);\
  3169. /* Delay after an RCC peripheral clock enabling */ \
  3170. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM4EN);\
  3171. UNUSED(tmpreg); \
  3172. } while(0)
  3173. #define __HAL_RCC_C1_LPTIM5_CLK_ENABLE() do { \
  3174. __IO uint32_t tmpreg; \
  3175. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM5EN);\
  3176. /* Delay after an RCC peripheral clock enabling */ \
  3177. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_LPTIM5EN);\
  3178. UNUSED(tmpreg); \
  3179. } while(0)
  3180. #define __HAL_RCC_C1_COMP12_CLK_ENABLE() do { \
  3181. __IO uint32_t tmpreg; \
  3182. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_COMP12EN);\
  3183. /* Delay after an RCC peripheral clock enabling */ \
  3184. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_COMP12EN);\
  3185. UNUSED(tmpreg); \
  3186. } while(0)
  3187. #define __HAL_RCC_C1_VREF_CLK_ENABLE() do { \
  3188. __IO uint32_t tmpreg; \
  3189. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_VREFEN);\
  3190. /* Delay after an RCC peripheral clock enabling */ \
  3191. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_VREFEN);\
  3192. UNUSED(tmpreg); \
  3193. } while(0)
  3194. #define __HAL_RCC_C1_RTC_CLK_ENABLE() do { \
  3195. __IO uint32_t tmpreg; \
  3196. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_RTCAPBEN);\
  3197. /* Delay after an RCC peripheral clock enabling */ \
  3198. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_RTCAPBEN);\
  3199. UNUSED(tmpreg); \
  3200. } while(0)
  3201. #define __HAL_RCC_C1_SAI4_CLK_ENABLE() do { \
  3202. __IO uint32_t tmpreg; \
  3203. SET_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_SAI4EN);\
  3204. /* Delay after an RCC peripheral clock enabling */ \
  3205. tmpreg = READ_BIT(RCC_C1->APB4ENR, RCC_APB4ENR_SAI4EN);\
  3206. UNUSED(tmpreg); \
  3207. } while(0)
  3208. #define __HAL_RCC_C1_SYSCFG_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_SYSCFGEN)
  3209. #define __HAL_RCC_C1_LPUART1_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_LPUART1EN)
  3210. #define __HAL_RCC_C1_SPI6_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_SPI6EN)
  3211. #define __HAL_RCC_C1_I2C4_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_I2C4EN)
  3212. #define __HAL_RCC_C1_LPTIM2_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM2EN)
  3213. #define __HAL_RCC_C1_LPTIM3_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM3EN)
  3214. #define __HAL_RCC_C1_LPTIM4_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM4EN)
  3215. #define __HAL_RCC_C1_LPTIM5_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM5EN)
  3216. #define __HAL_RCC_C1_COMP12_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_COMP12EN)
  3217. #define __HAL_RCC_C1_VREF_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_VREFEN)
  3218. #define __HAL_RCC_C1_RTC_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_RTCAPBEN)
  3219. #define __HAL_RCC_C1_SAI4_CLK_DISABLE() (RCC_C1->APB4ENR) &= ~ (RCC_APB4ENR_SAI4EN)
  3220. /* Exported macros for RCC_C2 -------------------------------------------------*/
  3221. /** @brief Enable or disable the AHB3 peripheral clock.
  3222. * @note After reset, the peripheral clock (used for registers read/write access)
  3223. * is disabled and the application software has to enable this clock before
  3224. * using it.
  3225. */
  3226. #define __HAL_RCC_C2_MDMA_CLK_ENABLE() do { \
  3227. __IO uint32_t tmpreg; \
  3228. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_MDMAEN);\
  3229. /* Delay after an RCC peripheral clock enabling */ \
  3230. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_MDMAEN);\
  3231. UNUSED(tmpreg); \
  3232. } while(0)
  3233. #define __HAL_RCC_C2_DMA2D_CLK_ENABLE() do { \
  3234. __IO uint32_t tmpreg; \
  3235. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\
  3236. /* Delay after an RCC peripheral clock enabling */ \
  3237. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\
  3238. UNUSED(tmpreg); \
  3239. } while(0)
  3240. #define __HAL_RCC_C2_JPGDECEN_CLK_ENABLE() do { \
  3241. __IO uint32_t tmpreg; \
  3242. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\
  3243. /* Delay after an RCC peripheral clock enabling */ \
  3244. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\
  3245. UNUSED(tmpreg); \
  3246. } while(0)
  3247. #define __HAL_RCC_FLASH_C2_ALLOCATE() do { \
  3248. __IO uint32_t tmpreg; \
  3249. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_FLASHEN);\
  3250. /* Delay after an RCC peripheral clock enabling */ \
  3251. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_FLASHEN);\
  3252. UNUSED(tmpreg); \
  3253. } while(0)
  3254. #define __HAL_RCC_DTCM1_C2_ALLOCATE() do { \
  3255. __IO uint32_t tmpreg; \
  3256. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_DTCM1EN);\
  3257. /* Delay after an RCC peripheral clock enabling */ \
  3258. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_DTCM1EN);\
  3259. UNUSED(tmpreg); \
  3260. } while(0)
  3261. #define __HAL_RCC_DTCM2_C2_ALLOCATE() do { \
  3262. __IO uint32_t tmpreg; \
  3263. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_DTCM2EN);\
  3264. /* Delay after an RCC peripheral clock enabling */ \
  3265. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_DTCM2EN);\
  3266. UNUSED(tmpreg); \
  3267. } while(0)
  3268. #define __HAL_RCC_ITCM_C2_ALLOCATE() do { \
  3269. __IO uint32_t tmpreg; \
  3270. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_ITCMEN);\
  3271. /* Delay after an RCC peripheral clock enabling */ \
  3272. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_ITCMEN);\
  3273. UNUSED(tmpreg); \
  3274. } while(0)
  3275. #define __HAL_RCC_D1SRAM1_C2_ALLOCATE() do { \
  3276. __IO uint32_t tmpreg; \
  3277. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_AXISRAMEN);\
  3278. /* Delay after an RCC peripheral clock enabling */ \
  3279. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_AXISRAMEN);\
  3280. UNUSED(tmpreg); \
  3281. } while(0)
  3282. #define __HAL_RCC_C2_FMC_CLK_ENABLE() do { \
  3283. __IO uint32_t tmpreg; \
  3284. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_FMCEN);\
  3285. /* Delay after an RCC peripheral clock enabling */ \
  3286. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_FMCEN);\
  3287. UNUSED(tmpreg); \
  3288. } while(0)
  3289. #define __HAL_RCC_C2_QSPI_CLK_ENABLE() do { \
  3290. __IO uint32_t tmpreg; \
  3291. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_QSPIEN);\
  3292. /* Delay after an RCC peripheral clock enabling */ \
  3293. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_QSPIEN);\
  3294. UNUSED(tmpreg); \
  3295. } while(0)
  3296. #define __HAL_RCC_C2_SDMMC1_CLK_ENABLE() do { \
  3297. __IO uint32_t tmpreg; \
  3298. SET_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\
  3299. /* Delay after an RCC peripheral clock enabling */ \
  3300. tmpreg = READ_BIT(RCC_C2->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\
  3301. UNUSED(tmpreg); \
  3302. } while(0)
  3303. #define __HAL_RCC_C2_MDMA_CLK_DISABLE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_MDMAEN))
  3304. #define __HAL_RCC_C2_DMA2D_CLK_DISABLE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_DMA2DEN))
  3305. #define __HAL_RCC_C2_JPGDECEN_CLK_DISABLE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_JPGDECEN))
  3306. #define __HAL_RCC_C2_FMC_CLK_DISABLE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_FMCEN))
  3307. #define __HAL_RCC_C2_QSPI_CLK_DISABLE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_QSPIEN))
  3308. #define __HAL_RCC_C2_SDMMC1_CLK_DISABLE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_SDMMC1EN))
  3309. #define __HAL_RCC_FLASH_C2_DEALLOCATE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_FLASHEN))
  3310. #define __HAL_RCC_DTCM1_C2_DEALLOCATE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_DTCM1EN))
  3311. #define __HAL_RCC_DTCM2_C2_DEALLOCATE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_DTCM2EN))
  3312. #define __HAL_RCC_ITCM_C2_DEALLOCATE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_ITCMEN))
  3313. #define __HAL_RCC_D1SRAM1_C2_DEALLOCATE() (RCC_C2->AHB3ENR &= ~ (RCC_AHB3ENR_AXISRAMEN))
  3314. /** @brief Enable or disable the AHB1 peripheral clock.
  3315. * @note After reset, the peripheral clock (used for registers read/write access)
  3316. * is disabled and the application software has to enable this clock before
  3317. * using it.
  3318. */
  3319. #define __HAL_RCC_C2_DMA1_CLK_ENABLE() do { \
  3320. __IO uint32_t tmpreg; \
  3321. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  3322. /* Delay after an RCC peripheral clock enabling */ \
  3323. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_DMA1EN);\
  3324. UNUSED(tmpreg); \
  3325. } while(0)
  3326. #define __HAL_RCC_C2_DMA2_CLK_ENABLE() do { \
  3327. __IO uint32_t tmpreg; \
  3328. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  3329. /* Delay after an RCC peripheral clock enabling */ \
  3330. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_DMA2EN);\
  3331. UNUSED(tmpreg); \
  3332. } while(0)
  3333. #define __HAL_RCC_C2_ADC12_CLK_ENABLE() do { \
  3334. __IO uint32_t tmpreg; \
  3335. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ADC12EN);\
  3336. /* Delay after an RCC peripheral clock enabling */ \
  3337. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ADC12EN);\
  3338. UNUSED(tmpreg); \
  3339. } while(0)
  3340. #define __HAL_RCC_C2_ART_CLK_ENABLE() do { \
  3341. __IO uint32_t tmpreg; \
  3342. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ARTEN);\
  3343. /* Delay after an RCC peripheral clock enabling */ \
  3344. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ARTEN);\
  3345. UNUSED(tmpreg); \
  3346. } while(0)
  3347. #define __HAL_RCC_C2_ETH1MAC_CLK_ENABLE() do { \
  3348. __IO uint32_t tmpreg; \
  3349. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\
  3350. /* Delay after an RCC peripheral clock enabling */ \
  3351. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\
  3352. UNUSED(tmpreg); \
  3353. } while(0)
  3354. #define __HAL_RCC_C2_ETH1TX_CLK_ENABLE() do { \
  3355. __IO uint32_t tmpreg; \
  3356. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\
  3357. /* Delay after an RCC peripheral clock enabling */ \
  3358. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\
  3359. UNUSED(tmpreg); \
  3360. } while(0)
  3361. #define __HAL_RCC_C2_ETH1RX_CLK_ENABLE() do { \
  3362. __IO uint32_t tmpreg; \
  3363. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\
  3364. /* Delay after an RCC peripheral clock enabling */ \
  3365. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\
  3366. UNUSED(tmpreg); \
  3367. } while(0)
  3368. #define __HAL_RCC_C2_USB1_OTG_HS_CLK_ENABLE() do { \
  3369. __IO uint32_t tmpreg; \
  3370. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\
  3371. /* Delay after an RCC peripheral clock enabling */ \
  3372. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\
  3373. UNUSED(tmpreg); \
  3374. } while(0)
  3375. #define __HAL_RCC_C2_USB1_OTG_HS_ULPI_CLK_ENABLE() do { \
  3376. __IO uint32_t tmpreg; \
  3377. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\
  3378. /* Delay after an RCC peripheral clock enabling */ \
  3379. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\
  3380. UNUSED(tmpreg); \
  3381. } while(0)
  3382. #define __HAL_RCC_C2_USB2_OTG_FS_CLK_ENABLE() do { \
  3383. __IO uint32_t tmpreg; \
  3384. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\
  3385. /* Delay after an RCC peripheral clock enabling */ \
  3386. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\
  3387. UNUSED(tmpreg); \
  3388. } while(0)
  3389. #define __HAL_RCC_C2_USB2_OTG_FS_ULPI_CLK_ENABLE() do { \
  3390. __IO uint32_t tmpreg; \
  3391. SET_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB2OTGHSULPIEN);\
  3392. /* Delay after an RCC peripheral clock enabling */ \
  3393. tmpreg = READ_BIT(RCC_C2->AHB1ENR, RCC_AHB1ENR_USB2OTGHSULPIEN);\
  3394. UNUSED(tmpreg); \
  3395. } while(0)
  3396. #define __HAL_RCC_C2_DMA1_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_DMA1EN))
  3397. #define __HAL_RCC_C2_DMA2_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_DMA2EN))
  3398. #define __HAL_RCC_C2_ADC12_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_ADC12EN))
  3399. #define __HAL_RCC_C2_ART_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_ARTEN))
  3400. #define __HAL_RCC_C2_ETH1MAC_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1MACEN))
  3401. #define __HAL_RCC_C2_ETH1TX_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1TXEN))
  3402. #define __HAL_RCC_C2_ETH1RX_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1RXEN))
  3403. #define __HAL_RCC_C2_USB1_OTG_HS_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSEN))
  3404. #define __HAL_RCC_C2_USB1_OTG_HS_ULPI_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSULPIEN))
  3405. #define __HAL_RCC_C2_USB2_OTG_FS_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSEN))
  3406. #define __HAL_RCC_C2_USB2_OTG_FS_ULPI_CLK_DISABLE() (RCC_C2->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSULPIEN))
  3407. /** @brief Enable or disable the AHB2 peripheral clock.
  3408. * @note After reset, the peripheral clock (used for registers read/write access)
  3409. * is disabled and the application software has to enable this clock before
  3410. * using it.
  3411. */
  3412. #define __HAL_RCC_C2_DCMI_CLK_ENABLE() do { \
  3413. __IO uint32_t tmpreg; \
  3414. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_DCMIEN);\
  3415. /* Delay after an RCC peripheral clock enabling */ \
  3416. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_DCMIEN);\
  3417. UNUSED(tmpreg); \
  3418. } while(0)
  3419. #if defined(CRYP)
  3420. #define __HAL_RCC_C2_CRYP_CLK_ENABLE() do { \
  3421. __IO uint32_t tmpreg; \
  3422. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_CRYPEN);\
  3423. /* Delay after an RCC peripheral clock enabling */ \
  3424. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_CRYPEN);\
  3425. UNUSED(tmpreg); \
  3426. } while(0)
  3427. #endif /* CRYP */
  3428. #if defined(HASH)
  3429. #define __HAL_RCC_C2_HASH_CLK_ENABLE() do { \
  3430. __IO uint32_t tmpreg; \
  3431. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_HASHEN);\
  3432. /* Delay after an RCC peripheral clock enabling */ \
  3433. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_HASHEN);\
  3434. UNUSED(tmpreg); \
  3435. } while(0)
  3436. #endif /* HASH */
  3437. #define __HAL_RCC_C2_RNG_CLK_ENABLE() do { \
  3438. __IO uint32_t tmpreg; \
  3439. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_RNGEN);\
  3440. /* Delay after an RCC peripheral clock enabling */ \
  3441. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_RNGEN);\
  3442. UNUSED(tmpreg); \
  3443. } while(0)
  3444. #define __HAL_RCC_C2_SDMMC2_CLK_ENABLE() do { \
  3445. __IO uint32_t tmpreg; \
  3446. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\
  3447. /* Delay after an RCC peripheral clock enabling */ \
  3448. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\
  3449. UNUSED(tmpreg); \
  3450. } while(0)
  3451. #define __HAL_RCC_C2_D2SRAM1_CLK_ENABLE() do { \
  3452. __IO uint32_t tmpreg; \
  3453. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\
  3454. /* Delay after an RCC peripheral clock enabling */ \
  3455. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\
  3456. UNUSED(tmpreg); \
  3457. } while(0)
  3458. #define __HAL_RCC_C2_D2SRAM2_CLK_ENABLE() do { \
  3459. __IO uint32_t tmpreg; \
  3460. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\
  3461. /* Delay after an RCC peripheral clock enabling */ \
  3462. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\
  3463. UNUSED(tmpreg); \
  3464. } while(0)
  3465. #define __HAL_RCC_C2_D2SRAM3_CLK_ENABLE() do { \
  3466. __IO uint32_t tmpreg; \
  3467. SET_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\
  3468. /* Delay after an RCC peripheral clock enabling */ \
  3469. tmpreg = READ_BIT(RCC_C2->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\
  3470. UNUSED(tmpreg); \
  3471. } while(0)
  3472. #define __HAL_RCC_C2_DCMI_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_DCMIEN))
  3473. #if defined(CRYP)
  3474. #define __HAL_RCC_C2_CRYP_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_CRYPEN))
  3475. #endif /* CRYP */
  3476. #if defined(HASH)
  3477. #define __HAL_RCC_C2_HASH_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_HASHEN))
  3478. #endif /* HASH */
  3479. #define __HAL_RCC_C2_RNG_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_RNGEN))
  3480. #define __HAL_RCC_C2_SDMMC2_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_SDMMC2EN))
  3481. #define __HAL_RCC_C2_D2SRAM1_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM1EN))
  3482. #define __HAL_RCC_C2_D2SRAM2_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM2EN))
  3483. #define __HAL_RCC_C2_D2SRAM3_CLK_DISABLE() (RCC_C2->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM3EN))
  3484. /** @brief Enable or disable the AHB4 peripheral clock.
  3485. * @note After reset, the peripheral clock (used for registers read/write access)
  3486. * is disabled and the application software has to enable this clock before
  3487. * using it.
  3488. */
  3489. #define __HAL_RCC_C2_GPIOA_CLK_ENABLE() do { \
  3490. __IO uint32_t tmpreg; \
  3491. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\
  3492. /* Delay after an RCC peripheral clock enabling */ \
  3493. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\
  3494. UNUSED(tmpreg); \
  3495. } while(0)
  3496. #define __HAL_RCC_C2_GPIOB_CLK_ENABLE() do { \
  3497. __IO uint32_t tmpreg; \
  3498. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\
  3499. /* Delay after an RCC peripheral clock enabling */ \
  3500. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\
  3501. UNUSED(tmpreg); \
  3502. } while(0)
  3503. #define __HAL_RCC_C2_GPIOC_CLK_ENABLE() do { \
  3504. __IO uint32_t tmpreg; \
  3505. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\
  3506. /* Delay after an RCC peripheral clock enabling */ \
  3507. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\
  3508. UNUSED(tmpreg); \
  3509. } while(0)
  3510. #define __HAL_RCC_C2_GPIOD_CLK_ENABLE() do { \
  3511. __IO uint32_t tmpreg; \
  3512. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIODEN);\
  3513. /* Delay after an RCC peripheral clock enabling */ \
  3514. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIODEN);\
  3515. UNUSED(tmpreg); \
  3516. } while(0)
  3517. #define __HAL_RCC_C2_GPIOE_CLK_ENABLE() do { \
  3518. __IO uint32_t tmpreg; \
  3519. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\
  3520. /* Delay after an RCC peripheral clock enabling */ \
  3521. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\
  3522. UNUSED(tmpreg); \
  3523. } while(0)
  3524. #define __HAL_RCC_C2_GPIOF_CLK_ENABLE() do { \
  3525. __IO uint32_t tmpreg; \
  3526. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\
  3527. /* Delay after an RCC peripheral clock enabling */ \
  3528. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\
  3529. UNUSED(tmpreg); \
  3530. } while(0)
  3531. #define __HAL_RCC_C2_GPIOG_CLK_ENABLE() do { \
  3532. __IO uint32_t tmpreg; \
  3533. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\
  3534. /* Delay after an RCC peripheral clock enabling */ \
  3535. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\
  3536. UNUSED(tmpreg); \
  3537. } while(0)
  3538. #define __HAL_RCC_C2_GPIOH_CLK_ENABLE() do { \
  3539. __IO uint32_t tmpreg; \
  3540. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\
  3541. /* Delay after an RCC peripheral clock enabling */ \
  3542. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\
  3543. UNUSED(tmpreg); \
  3544. } while(0)
  3545. #define __HAL_RCC_C2_GPIOI_CLK_ENABLE() do { \
  3546. __IO uint32_t tmpreg; \
  3547. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\
  3548. /* Delay after an RCC peripheral clock enabling */ \
  3549. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\
  3550. UNUSED(tmpreg); \
  3551. } while(0)
  3552. #define __HAL_RCC_C2_GPIOJ_CLK_ENABLE() do { \
  3553. __IO uint32_t tmpreg; \
  3554. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\
  3555. /* Delay after an RCC peripheral clock enabling */ \
  3556. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\
  3557. UNUSED(tmpreg); \
  3558. } while(0)
  3559. #define __HAL_RCC_C2_GPIOK_CLK_ENABLE() do { \
  3560. __IO uint32_t tmpreg; \
  3561. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\
  3562. /* Delay after an RCC peripheral clock enabling */ \
  3563. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\
  3564. UNUSED(tmpreg); \
  3565. } while(0)
  3566. #define __HAL_RCC_C2_CRC_CLK_ENABLE() do { \
  3567. __IO uint32_t tmpreg; \
  3568. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_CRCEN);\
  3569. /* Delay after an RCC peripheral clock enabling */ \
  3570. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_CRCEN);\
  3571. UNUSED(tmpreg); \
  3572. } while(0)
  3573. #define __HAL_RCC_C2_BDMA_CLK_ENABLE() do { \
  3574. __IO uint32_t tmpreg; \
  3575. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_BDMAEN);\
  3576. /* Delay after an RCC peripheral clock enabling */ \
  3577. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_BDMAEN);\
  3578. UNUSED(tmpreg); \
  3579. } while(0)
  3580. #define __HAL_RCC_C2_ADC3_CLK_ENABLE() do { \
  3581. __IO uint32_t tmpreg; \
  3582. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_ADC3EN);\
  3583. /* Delay after an RCC peripheral clock enabling */ \
  3584. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_ADC3EN);\
  3585. UNUSED(tmpreg); \
  3586. } while(0)
  3587. #define __HAL_RCC_C2_HSEM_CLK_ENABLE() do { \
  3588. __IO uint32_t tmpreg; \
  3589. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_HSEMEN);\
  3590. /* Delay after an RCC peripheral clock enabling */ \
  3591. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_HSEMEN);\
  3592. UNUSED(tmpreg); \
  3593. } while(0)
  3594. #define __HAL_RCC_C2_BKPRAM_CLK_ENABLE() do { \
  3595. __IO uint32_t tmpreg; \
  3596. SET_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\
  3597. /* Delay after an RCC peripheral clock enabling */ \
  3598. tmpreg = READ_BIT(RCC_C2->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\
  3599. UNUSED(tmpreg); \
  3600. } while(0)
  3601. #define __HAL_RCC_C2_GPIOA_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOAEN)
  3602. #define __HAL_RCC_C2_GPIOB_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOBEN)
  3603. #define __HAL_RCC_C2_GPIOC_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOCEN)
  3604. #define __HAL_RCC_C2_GPIOD_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIODEN)
  3605. #define __HAL_RCC_C2_GPIOE_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOEEN)
  3606. #define __HAL_RCC_C2_GPIOF_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOFEN)
  3607. #define __HAL_RCC_C2_GPIOG_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOGEN)
  3608. #define __HAL_RCC_C2_GPIOH_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOHEN)
  3609. #define __HAL_RCC_C2_GPIOI_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOIEN)
  3610. #define __HAL_RCC_C2_GPIOJ_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOJEN)
  3611. #define __HAL_RCC_C2_GPIOK_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOKEN)
  3612. #define __HAL_RCC_C2_CRC_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_CRCEN)
  3613. #define __HAL_RCC_C2_BDMA_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_BDMAEN)
  3614. #define __HAL_RCC_C2_ADC3_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_ADC3EN)
  3615. #define __HAL_RCC_C2_HSEM_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_HSEMEN)
  3616. #define __HAL_RCC_C2_BKPRAM_CLK_DISABLE() (RCC_C2->AHB4ENR) &= ~ (RCC_AHB4ENR_BKPRAMEN)
  3617. /** @brief Enable or disable the APB3 peripheral clock.
  3618. * @note After reset, the peripheral clock (used for registers read/write access)
  3619. * is disabled and the application software has to enable this clock before
  3620. * using it.
  3621. */
  3622. #define __HAL_RCC_C2_LTDC_CLK_ENABLE() do { \
  3623. __IO uint32_t tmpreg; \
  3624. SET_BIT(RCC_C2->APB3ENR, RCC_APB3ENR_LTDCEN);\
  3625. /* Delay after an RCC peripheral clock enabling */ \
  3626. tmpreg = READ_BIT(RCC_C2->APB3ENR, RCC_APB3ENR_LTDCEN);\
  3627. UNUSED(tmpreg); \
  3628. } while(0)
  3629. #define __HAL_RCC_C2_DSI_CLK_ENABLE() do { \
  3630. __IO uint32_t tmpreg; \
  3631. SET_BIT(RCC_C2->APB3ENR, RCC_APB3ENR_DSIEN);\
  3632. /* Delay after an RCC peripheral clock enabling */ \
  3633. tmpreg = READ_BIT(RCC_C2->APB3ENR, RCC_APB3ENR_DSIEN);\
  3634. UNUSED(tmpreg); \
  3635. } while(0)
  3636. #define __HAL_RCC_C2_WWDG1_CLK_ENABLE() do { \
  3637. __IO uint32_t tmpreg; \
  3638. SET_BIT(RCC_C2->APB3ENR, RCC_APB3ENR_WWDG1EN);\
  3639. /* Delay after an RCC peripheral clock enabling */ \
  3640. tmpreg = READ_BIT(RCC_C2->APB3ENR, RCC_APB3ENR_WWDG1EN);\
  3641. UNUSED(tmpreg); \
  3642. } while(0)
  3643. #define __HAL_RCC_C2_LTDC_CLK_DISABLE() (RCC_C2->APB3ENR) &= ~ (RCC_APB3ENR_LTDCEN)
  3644. #define __HAL_RCC_C2_DSI_CLK_DISABLE() (RCC_C2->APB3ENR) &= ~ (RCC_APB3ENR_DSIEN)
  3645. #define __HAL_RCC_C2_WWDG1_CLK_DISABLE() (RCC_C2->APB3ENR) &= ~ (RCC_APB3ENR_WWDG1EN)
  3646. /** @brief Enable or disable the APB1 peripheral clock.
  3647. * @note After reset, the peripheral clock (used for registers read/write access)
  3648. * is disabled and the application software has to enable this clock before
  3649. * using it.
  3650. */
  3651. #define __HAL_RCC_C2_TIM2_CLK_ENABLE() do { \
  3652. __IO uint32_t tmpreg; \
  3653. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM2EN);\
  3654. /* Delay after an RCC peripheral clock enabling */ \
  3655. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM2EN);\
  3656. UNUSED(tmpreg); \
  3657. } while(0)
  3658. #define __HAL_RCC_C2_TIM3_CLK_ENABLE() do { \
  3659. __IO uint32_t tmpreg; \
  3660. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM3EN);\
  3661. /* Delay after an RCC peripheral clock enabling */ \
  3662. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM3EN);\
  3663. UNUSED(tmpreg); \
  3664. } while(0)
  3665. #define __HAL_RCC_C2_TIM4_CLK_ENABLE() do { \
  3666. __IO uint32_t tmpreg; \
  3667. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM4EN);\
  3668. /* Delay after an RCC peripheral clock enabling */ \
  3669. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM4EN);\
  3670. UNUSED(tmpreg); \
  3671. } while(0)
  3672. #define __HAL_RCC_C2_TIM5_CLK_ENABLE() do { \
  3673. __IO uint32_t tmpreg; \
  3674. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM5EN);\
  3675. /* Delay after an RCC peripheral clock enabling */ \
  3676. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM5EN);\
  3677. UNUSED(tmpreg); \
  3678. } while(0)
  3679. #define __HAL_RCC_C2_TIM6_CLK_ENABLE() do { \
  3680. __IO uint32_t tmpreg; \
  3681. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM6EN);\
  3682. /* Delay after an RCC peripheral clock enabling */ \
  3683. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM6EN);\
  3684. UNUSED(tmpreg); \
  3685. } while(0)
  3686. #define __HAL_RCC_C2_TIM7_CLK_ENABLE() do { \
  3687. __IO uint32_t tmpreg; \
  3688. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM7EN);\
  3689. /* Delay after an RCC peripheral clock enabling */ \
  3690. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM7EN);\
  3691. UNUSED(tmpreg); \
  3692. } while(0)
  3693. #define __HAL_RCC_C2_TIM12_CLK_ENABLE() do { \
  3694. __IO uint32_t tmpreg; \
  3695. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM12EN);\
  3696. /* Delay after an RCC peripheral clock enabling */ \
  3697. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM12EN);\
  3698. UNUSED(tmpreg); \
  3699. } while(0)
  3700. #define __HAL_RCC_C2_TIM13_CLK_ENABLE() do { \
  3701. __IO uint32_t tmpreg; \
  3702. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM13EN);\
  3703. /* Delay after an RCC peripheral clock enabling */ \
  3704. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM13EN);\
  3705. UNUSED(tmpreg); \
  3706. } while(0)
  3707. #define __HAL_RCC_C2_TIM14_CLK_ENABLE() do { \
  3708. __IO uint32_t tmpreg; \
  3709. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM14EN);\
  3710. /* Delay after an RCC peripheral clock enabling */ \
  3711. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_TIM14EN);\
  3712. UNUSED(tmpreg); \
  3713. } while(0)
  3714. #define __HAL_RCC_C2_LPTIM1_CLK_ENABLE() do { \
  3715. __IO uint32_t tmpreg; \
  3716. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_LPTIM1EN);\
  3717. /* Delay after an RCC peripheral clock enabling */ \
  3718. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_LPTIM1EN);\
  3719. UNUSED(tmpreg); \
  3720. } while(0)
  3721. #define __HAL_RCC_C2_WWDG2_CLK_ENABLE() do { \
  3722. __IO uint32_t tmpreg; \
  3723. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_WWDG2EN);\
  3724. /* Delay after an RCC peripheral clock enabling */ \
  3725. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_WWDG2EN);\
  3726. UNUSED(tmpreg); \
  3727. } while(0)
  3728. #define __HAL_RCC_C2_SPI2_CLK_ENABLE() do { \
  3729. __IO uint32_t tmpreg; \
  3730. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_SPI2EN);\
  3731. /* Delay after an RCC peripheral clock enabling */ \
  3732. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_SPI2EN);\
  3733. UNUSED(tmpreg); \
  3734. } while(0)
  3735. #define __HAL_RCC_C2_SPI3_CLK_ENABLE() do { \
  3736. __IO uint32_t tmpreg; \
  3737. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_SPI3EN);\
  3738. /* Delay after an RCC peripheral clock enabling */ \
  3739. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_SPI3EN);\
  3740. UNUSED(tmpreg); \
  3741. } while(0)
  3742. #define __HAL_RCC_C2_SPDIFRX_CLK_ENABLE() do { \
  3743. __IO uint32_t tmpreg; \
  3744. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\
  3745. /* Delay after an RCC peripheral clock enabling */ \
  3746. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\
  3747. UNUSED(tmpreg); \
  3748. } while(0)
  3749. #define __HAL_RCC_C2_USART2_CLK_ENABLE() do { \
  3750. __IO uint32_t tmpreg; \
  3751. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_USART2EN);\
  3752. /* Delay after an RCC peripheral clock enabling */ \
  3753. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_USART2EN);\
  3754. UNUSED(tmpreg); \
  3755. } while(0)
  3756. #define __HAL_RCC_C2_USART3_CLK_ENABLE() do { \
  3757. __IO uint32_t tmpreg; \
  3758. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_USART3EN);\
  3759. /* Delay after an RCC peripheral clock enabling */ \
  3760. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_USART3EN);\
  3761. UNUSED(tmpreg); \
  3762. } while(0)
  3763. #define __HAL_RCC_C2_UART4_CLK_ENABLE() do { \
  3764. __IO uint32_t tmpreg; \
  3765. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART4EN);\
  3766. /* Delay after an RCC peripheral clock enabling */ \
  3767. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART4EN);\
  3768. UNUSED(tmpreg); \
  3769. } while(0)
  3770. #define __HAL_RCC_C2_UART5_CLK_ENABLE() do { \
  3771. __IO uint32_t tmpreg; \
  3772. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART5EN);\
  3773. /* Delay after an RCC peripheral clock enabling */ \
  3774. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART5EN);\
  3775. UNUSED(tmpreg); \
  3776. } while(0)
  3777. #define __HAL_RCC_C2_I2C1_CLK_ENABLE() do { \
  3778. __IO uint32_t tmpreg; \
  3779. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_I2C1EN);\
  3780. /* Delay after an RCC peripheral clock enabling */ \
  3781. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_I2C1EN);\
  3782. UNUSED(tmpreg); \
  3783. } while(0)
  3784. #define __HAL_RCC_C2_I2C2_CLK_ENABLE() do { \
  3785. __IO uint32_t tmpreg; \
  3786. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_I2C2EN);\
  3787. /* Delay after an RCC peripheral clock enabling */ \
  3788. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_I2C2EN);\
  3789. UNUSED(tmpreg); \
  3790. } while(0)
  3791. #define __HAL_RCC_C2_I2C3_CLK_ENABLE() do { \
  3792. __IO uint32_t tmpreg; \
  3793. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_I2C3EN);\
  3794. /* Delay after an RCC peripheral clock enabling */ \
  3795. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_I2C3EN);\
  3796. UNUSED(tmpreg); \
  3797. } while(0)
  3798. #define __HAL_RCC_C2_CEC_CLK_ENABLE() do { \
  3799. __IO uint32_t tmpreg; \
  3800. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_CECEN);\
  3801. /* Delay after an RCC peripheral clock enabling */ \
  3802. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_CECEN);\
  3803. UNUSED(tmpreg); \
  3804. } while(0)
  3805. #define __HAL_RCC_C2_DAC12_CLK_ENABLE() do { \
  3806. __IO uint32_t tmpreg; \
  3807. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_DAC12EN);\
  3808. /* Delay after an RCC peripheral clock enabling */ \
  3809. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_DAC12EN);\
  3810. UNUSED(tmpreg); \
  3811. } while(0)
  3812. #define __HAL_RCC_C2_UART7_CLK_ENABLE() do { \
  3813. __IO uint32_t tmpreg; \
  3814. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART7EN);\
  3815. /* Delay after an RCC peripheral clock enabling */ \
  3816. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART7EN);\
  3817. UNUSED(tmpreg); \
  3818. } while(0)
  3819. #define __HAL_RCC_C2_UART8_CLK_ENABLE() do { \
  3820. __IO uint32_t tmpreg; \
  3821. SET_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART8EN);\
  3822. /* Delay after an RCC peripheral clock enabling */ \
  3823. tmpreg = READ_BIT(RCC_C2->APB1LENR, RCC_APB1LENR_UART8EN);\
  3824. UNUSED(tmpreg); \
  3825. } while(0)
  3826. #define __HAL_RCC_C2_CRS_CLK_ENABLE() do { \
  3827. __IO uint32_t tmpreg; \
  3828. SET_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_CRSEN);\
  3829. /* Delay after an RCC peripheral clock enabling */ \
  3830. tmpreg = READ_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_CRSEN);\
  3831. UNUSED(tmpreg); \
  3832. } while(0)
  3833. #define __HAL_RCC_C2_SWPMI_CLK_ENABLE() do { \
  3834. __IO uint32_t tmpreg; \
  3835. SET_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_SWPMIEN);\
  3836. /* Delay after an RCC peripheral clock enabling */ \
  3837. tmpreg = READ_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_SWPMIEN);\
  3838. UNUSED(tmpreg); \
  3839. } while(0)
  3840. #define __HAL_RCC_C2_OPAMP_CLK_ENABLE() do { \
  3841. __IO uint32_t tmpreg; \
  3842. SET_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_OPAMPEN);\
  3843. /* Delay after an RCC peripheral clock enabling */ \
  3844. tmpreg = READ_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_OPAMPEN);\
  3845. UNUSED(tmpreg); \
  3846. } while(0)
  3847. #define __HAL_RCC_C2_MDIOS_CLK_ENABLE() do { \
  3848. __IO uint32_t tmpreg; \
  3849. SET_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_MDIOSEN);\
  3850. /* Delay after an RCC peripheral clock enabling */ \
  3851. tmpreg = READ_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_MDIOSEN);\
  3852. UNUSED(tmpreg); \
  3853. } while(0)
  3854. #define __HAL_RCC_C2_FDCAN_CLK_ENABLE() do { \
  3855. __IO uint32_t tmpreg; \
  3856. SET_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_FDCANEN);\
  3857. /* Delay after an RCC peripheral clock enabling */ \
  3858. tmpreg = READ_BIT(RCC_C2->APB1HENR, RCC_APB1HENR_FDCANEN);\
  3859. UNUSED(tmpreg); \
  3860. } while(0)
  3861. #define __HAL_RCC_C2_TIM2_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM2EN)
  3862. #define __HAL_RCC_C2_TIM3_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM3EN)
  3863. #define __HAL_RCC_C2_TIM4_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM4EN)
  3864. #define __HAL_RCC_C2_TIM5_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM5EN)
  3865. #define __HAL_RCC_C2_TIM6_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM6EN)
  3866. #define __HAL_RCC_C2_TIM7_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM7EN)
  3867. #define __HAL_RCC_C2_TIM12_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM12EN)
  3868. #define __HAL_RCC_C2_TIM13_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM13EN)
  3869. #define __HAL_RCC_C2_TIM14_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_TIM14EN)
  3870. #define __HAL_RCC_C2_LPTIM1_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_LPTIM1EN)
  3871. #define __HAL_RCC_C2_WWDG2_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_WWDG2EN)
  3872. #define __HAL_RCC_C2_SPI2_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_SPI2EN)
  3873. #define __HAL_RCC_C2_SPI3_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_SPI3EN)
  3874. #define __HAL_RCC_C2_SPDIFRX_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_SPDIFRXEN)
  3875. #define __HAL_RCC_C2_USART2_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_USART2EN)
  3876. #define __HAL_RCC_C2_USART3_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_USART3EN)
  3877. #define __HAL_RCC_C2_UART4_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_UART4EN)
  3878. #define __HAL_RCC_C2_UART5_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_UART5EN)
  3879. #define __HAL_RCC_C2_I2C1_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_I2C1EN)
  3880. #define __HAL_RCC_C2_I2C2_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_I2C2EN)
  3881. #define __HAL_RCC_C2_I2C3_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_I2C3EN)
  3882. #define __HAL_RCC_C2_CEC_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_CECEN)
  3883. #define __HAL_RCC_C2_DAC12_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_DAC12EN)
  3884. #define __HAL_RCC_C2_UART7_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_UART7EN)
  3885. #define __HAL_RCC_C2_UART8_CLK_DISABLE() (RCC_C2->APB1LENR) &= ~ (RCC_APB1LENR_UART8EN)
  3886. #define __HAL_RCC_C2_CRS_CLK_DISABLE() (RCC_C2->APB1HENR) &= ~ (RCC_APB1HENR_CRSEN)
  3887. #define __HAL_RCC_C2_SWPMI_CLK_DISABLE() (RCC_C2->APB1HENR) &= ~ (RCC_APB1HENR_SWPMIEN)
  3888. #define __HAL_RCC_C2_OPAMP_CLK_DISABLE() (RCC_C2->APB1HENR) &= ~ (RCC_APB1HENR_OPAMPEN)
  3889. #define __HAL_RCC_C2_MDIOS_CLK_DISABLE() (RCC_C2->APB1HENR) &= ~ (RCC_APB1HENR_MDIOSEN)
  3890. #define __HAL_RCC_C2_FDCAN_CLK_DISABLE() (RCC_C2->APB1HENR) &= ~ (RCC_APB1HENR_FDCANEN)
  3891. /** @brief Enable or disable the APB2 peripheral clock.
  3892. * @note After reset, the peripheral clock (used for registers read/write access)
  3893. * is disabled and the application software has to enable this clock before
  3894. * using it.
  3895. */
  3896. #define __HAL_RCC_C2_TIM1_CLK_ENABLE() do { \
  3897. __IO uint32_t tmpreg; \
  3898. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM1EN);\
  3899. /* Delay after an RCC peripheral clock enabling */ \
  3900. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM1EN);\
  3901. UNUSED(tmpreg); \
  3902. } while(0)
  3903. #define __HAL_RCC_C2_TIM8_CLK_ENABLE() do { \
  3904. __IO uint32_t tmpreg; \
  3905. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM8EN);\
  3906. /* Delay after an RCC peripheral clock enabling */ \
  3907. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM8EN);\
  3908. UNUSED(tmpreg); \
  3909. } while(0)
  3910. #define __HAL_RCC_C2_USART1_CLK_ENABLE() do { \
  3911. __IO uint32_t tmpreg; \
  3912. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_USART1EN);\
  3913. /* Delay after an RCC peripheral clock enabling */ \
  3914. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_USART1EN);\
  3915. UNUSED(tmpreg); \
  3916. } while(0)
  3917. #define __HAL_RCC_C2_USART6_CLK_ENABLE() do { \
  3918. __IO uint32_t tmpreg; \
  3919. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_USART6EN);\
  3920. /* Delay after an RCC peripheral clock enabling */ \
  3921. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_USART6EN);\
  3922. UNUSED(tmpreg); \
  3923. } while(0)
  3924. #define __HAL_RCC_C2_SPI1_CLK_ENABLE() do { \
  3925. __IO uint32_t tmpreg; \
  3926. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SPI1EN);\
  3927. /* Delay after an RCC peripheral clock enabling */ \
  3928. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SPI1EN);\
  3929. UNUSED(tmpreg); \
  3930. } while(0)
  3931. #define __HAL_RCC_C2_SPI4_CLK_ENABLE() do { \
  3932. __IO uint32_t tmpreg; \
  3933. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SPI4EN);\
  3934. /* Delay after an RCC peripheral clock enabling */ \
  3935. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SPI4EN);\
  3936. UNUSED(tmpreg); \
  3937. } while(0)
  3938. #define __HAL_RCC_C2_TIM15_CLK_ENABLE() do { \
  3939. __IO uint32_t tmpreg; \
  3940. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM15EN);\
  3941. /* Delay after an RCC peripheral clock enabling */ \
  3942. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM15EN);\
  3943. UNUSED(tmpreg); \
  3944. } while(0)
  3945. #define __HAL_RCC_C2_TIM16_CLK_ENABLE() do { \
  3946. __IO uint32_t tmpreg; \
  3947. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM16EN);\
  3948. /* Delay after an RCC peripheral clock enabling */ \
  3949. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM16EN);\
  3950. UNUSED(tmpreg); \
  3951. } while(0)
  3952. #define __HAL_RCC_C2_TIM17_CLK_ENABLE() do { \
  3953. __IO uint32_t tmpreg; \
  3954. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM17EN);\
  3955. /* Delay after an RCC peripheral clock enabling */ \
  3956. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_TIM17EN);\
  3957. UNUSED(tmpreg); \
  3958. } while(0)
  3959. #define __HAL_RCC_C2_SPI5_CLK_ENABLE() do { \
  3960. __IO uint32_t tmpreg; \
  3961. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SPI5EN);\
  3962. /* Delay after an RCC peripheral clock enabling */ \
  3963. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SPI5EN);\
  3964. UNUSED(tmpreg); \
  3965. } while(0)
  3966. #define __HAL_RCC_C2_SAI1_CLK_ENABLE() do { \
  3967. __IO uint32_t tmpreg; \
  3968. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SAI1EN);\
  3969. /* Delay after an RCC peripheral clock enabling */ \
  3970. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SAI1EN);\
  3971. UNUSED(tmpreg); \
  3972. } while(0)
  3973. #define __HAL_RCC_C2_SAI2_CLK_ENABLE() do { \
  3974. __IO uint32_t tmpreg; \
  3975. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SAI2EN);\
  3976. /* Delay after an RCC peripheral clock enabling */ \
  3977. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SAI2EN);\
  3978. UNUSED(tmpreg); \
  3979. } while(0)
  3980. #define __HAL_RCC_C2_SAI3_CLK_ENABLE() do { \
  3981. __IO uint32_t tmpreg; \
  3982. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SAI3EN);\
  3983. /* Delay after an RCC peripheral clock enabling */ \
  3984. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_SAI3EN);\
  3985. UNUSED(tmpreg); \
  3986. } while(0)
  3987. #define __HAL_RCC_C2_DFSDM1_CLK_ENABLE() do { \
  3988. __IO uint32_t tmpreg; \
  3989. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_DFSDM1EN);\
  3990. /* Delay after an RCC peripheral clock enabling */ \
  3991. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_DFSDM1EN);\
  3992. UNUSED(tmpreg); \
  3993. } while(0)
  3994. #define __HAL_RCC_C2_HRTIM1_CLK_ENABLE() do { \
  3995. __IO uint32_t tmpreg; \
  3996. SET_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_HRTIMEN);\
  3997. /* Delay after an RCC peripheral clock enabling */ \
  3998. tmpreg = READ_BIT(RCC_C2->APB2ENR, RCC_APB2ENR_HRTIMEN);\
  3999. UNUSED(tmpreg); \
  4000. } while(0)
  4001. #define __HAL_RCC_C2_TIM1_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_TIM1EN)
  4002. #define __HAL_RCC_C2_TIM8_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_TIM8EN)
  4003. #define __HAL_RCC_C2_USART1_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_USART1EN)
  4004. #define __HAL_RCC_C2_USART6_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_USART6EN)
  4005. #define __HAL_RCC_C2_SPI1_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_SPI1EN)
  4006. #define __HAL_RCC_C2_SPI4_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_SPI4EN)
  4007. #define __HAL_RCC_C2_TIM15_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_TIM15EN)
  4008. #define __HAL_RCC_C2_TIM16_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_TIM16EN)
  4009. #define __HAL_RCC_C2_TIM17_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_TIM17EN)
  4010. #define __HAL_RCC_C2_SPI5_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_SPI5EN)
  4011. #define __HAL_RCC_C2_SAI1_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_SAI1EN)
  4012. #define __HAL_RCC_C2_SAI2_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_SAI2EN)
  4013. #define __HAL_RCC_C2_SAI3_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_SAI3EN)
  4014. #define __HAL_RCC_C2_DFSDM1_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_DFSDM1EN)
  4015. #define __HAL_RCC_C2_HRTIM1_CLK_DISABLE() (RCC_C2->APB2ENR) &= ~ (RCC_APB2ENR_HRTIMEN)
  4016. /** @brief Enable or disable the APB4 peripheral clock.
  4017. * @note After reset, the peripheral clock (used for registers read/write access)
  4018. * is disabled and the application software has to enable this clock before
  4019. * using it.
  4020. */
  4021. #define __HAL_RCC_C2_SYSCFG_CLK_ENABLE() do { \
  4022. __IO uint32_t tmpreg; \
  4023. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_SYSCFGEN);\
  4024. /* Delay after an RCC peripheral clock enabling */ \
  4025. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_SYSCFGEN);\
  4026. UNUSED(tmpreg); \
  4027. } while(0)
  4028. #define __HAL_RCC_C2_LPUART1_CLK_ENABLE() do { \
  4029. __IO uint32_t tmpreg; \
  4030. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPUART1EN);\
  4031. /* Delay after an RCC peripheral clock enabling */ \
  4032. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPUART1EN);\
  4033. UNUSED(tmpreg); \
  4034. } while(0)
  4035. #define __HAL_RCC_C2_SPI6_CLK_ENABLE() do { \
  4036. __IO uint32_t tmpreg; \
  4037. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_SPI6EN);\
  4038. /* Delay after an RCC peripheral clock enabling */ \
  4039. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_SPI6EN);\
  4040. UNUSED(tmpreg); \
  4041. } while(0)
  4042. #define __HAL_RCC_C2_I2C4_CLK_ENABLE() do { \
  4043. __IO uint32_t tmpreg; \
  4044. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_I2C4EN);\
  4045. /* Delay after an RCC peripheral clock enabling */ \
  4046. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_I2C4EN);\
  4047. UNUSED(tmpreg); \
  4048. } while(0)
  4049. #define __HAL_RCC_C2_LPTIM2_CLK_ENABLE() do { \
  4050. __IO uint32_t tmpreg; \
  4051. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM2EN);\
  4052. /* Delay after an RCC peripheral clock enabling */ \
  4053. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM2EN);\
  4054. UNUSED(tmpreg); \
  4055. } while(0)
  4056. #define __HAL_RCC_C2_LPTIM3_CLK_ENABLE() do { \
  4057. __IO uint32_t tmpreg; \
  4058. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM3EN);\
  4059. /* Delay after an RCC peripheral clock enabling */ \
  4060. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM3EN);\
  4061. UNUSED(tmpreg); \
  4062. } while(0)
  4063. #define __HAL_RCC_C2_LPTIM4_CLK_ENABLE() do { \
  4064. __IO uint32_t tmpreg; \
  4065. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM4EN);\
  4066. /* Delay after an RCC peripheral clock enabling */ \
  4067. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM4EN);\
  4068. UNUSED(tmpreg); \
  4069. } while(0)
  4070. #define __HAL_RCC_C2_LPTIM5_CLK_ENABLE() do { \
  4071. __IO uint32_t tmpreg; \
  4072. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM5EN);\
  4073. /* Delay after an RCC peripheral clock enabling */ \
  4074. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_LPTIM5EN);\
  4075. UNUSED(tmpreg); \
  4076. } while(0)
  4077. #define __HAL_RCC_C2_COMP12_CLK_ENABLE() do { \
  4078. __IO uint32_t tmpreg; \
  4079. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_COMP12EN);\
  4080. /* Delay after an RCC peripheral clock enabling */ \
  4081. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_COMP12EN);\
  4082. UNUSED(tmpreg); \
  4083. } while(0)
  4084. #define __HAL_RCC_C2_VREF_CLK_ENABLE() do { \
  4085. __IO uint32_t tmpreg; \
  4086. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_VREFEN);\
  4087. /* Delay after an RCC peripheral clock enabling */ \
  4088. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_VREFEN);\
  4089. UNUSED(tmpreg); \
  4090. } while(0)
  4091. #define __HAL_RCC_C2_RTC_CLK_ENABLE() do { \
  4092. __IO uint32_t tmpreg; \
  4093. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_RTCAPBEN);\
  4094. /* Delay after an RCC peripheral clock enabling */ \
  4095. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_RTCAPBEN);\
  4096. UNUSED(tmpreg); \
  4097. } while(0)
  4098. #define __HAL_RCC_C2_SAI4_CLK_ENABLE() do { \
  4099. __IO uint32_t tmpreg; \
  4100. SET_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_SAI4EN);\
  4101. /* Delay after an RCC peripheral clock enabling */ \
  4102. tmpreg = READ_BIT(RCC_C2->APB4ENR, RCC_APB4ENR_SAI4EN);\
  4103. UNUSED(tmpreg); \
  4104. } while(0)
  4105. #define __HAL_RCC_C2_SYSCFG_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_SYSCFGEN)
  4106. #define __HAL_RCC_C2_LPUART1_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_LPUART1EN)
  4107. #define __HAL_RCC_C2_SPI6_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_SPI6EN)
  4108. #define __HAL_RCC_C2_I2C4_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_I2C4EN)
  4109. #define __HAL_RCC_C2_LPTIM2_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM2EN)
  4110. #define __HAL_RCC_C2_LPTIM3_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM3EN)
  4111. #define __HAL_RCC_C2_LPTIM4_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM4EN)
  4112. #define __HAL_RCC_C2_LPTIM5_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM5EN)
  4113. #define __HAL_RCC_C2_COMP12_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_COMP12EN)
  4114. #define __HAL_RCC_C2_VREF_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_VREFEN)
  4115. #define __HAL_RCC_C2_RTC_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_RTCAPBEN)
  4116. #define __HAL_RCC_C2_SAI4_CLK_DISABLE() (RCC_C2->APB4ENR) &= ~ (RCC_APB4ENR_SAI4EN)
  4117. #endif /*DUAL_CORE*/
  4118. /** @brief Enable or disable the AHB3 peripheral reset.
  4119. */
  4120. #if (STM32H7_DEV_ID == 0x450UL)
  4121. #define __HAL_RCC_AHB3_FORCE_RESET() (RCC->AHB3RSTR = 0x00015031U) /* Resets MDMA, DMA2D, JPEG, FMC, QSPI and SDMMC1 */
  4122. #elif (STM32H7_DEV_ID == 0x480UL)
  4123. #define __HAL_RCC_AHB3_FORCE_RESET() (RCC->AHB3RSTR = 0x01E95031U) /* Resets MDMA, DMA2D, JPEG, FMC, OSPI1, SDMMC1, OSPI2, IOMNGR, OTFD1, OTFD2 and GFXMMU */
  4124. #else
  4125. #define __HAL_RCC_AHB3_FORCE_RESET() (RCC->AHB3RSTR = 0x00E95011U) /* Resets MDMA, DMA2D, FMC, OSPI1, SDMMC1, OSPI2, IOMNGR, OTFD1, OTFD2 */
  4126. #endif /* STM32H7_DEV_ID == 0x450UL */
  4127. #define __HAL_RCC_MDMA_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_MDMARST))
  4128. #define __HAL_RCC_DMA2D_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_DMA2DRST))
  4129. #if defined(JPEG)
  4130. #define __HAL_RCC_JPGDECRST_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_JPGDECRST))
  4131. #endif /* JPEG */
  4132. #define __HAL_RCC_FMC_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_FMCRST))
  4133. #if defined(QUADSPI)
  4134. #define __HAL_RCC_QSPI_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_QSPIRST))
  4135. #endif /*QUADSPI*/
  4136. #if defined(OCTOSPI1)
  4137. #define __HAL_RCC_OSPI1_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_OSPI1RST))
  4138. #endif /*OCTOSPI1*/
  4139. #define __HAL_RCC_SDMMC1_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_SDMMC1RST))
  4140. #if defined(OCTOSPI2)
  4141. #define __HAL_RCC_OSPI2_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_OSPI2RST))
  4142. #endif /*OCTOSPI2*/
  4143. #if defined(OCTOSPIM)
  4144. #define __HAL_RCC_IOMNGR_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_IOMNGRRST))
  4145. #endif /*OCTOSPIM*/
  4146. #if defined(OTFDEC1)
  4147. #define __HAL_RCC_OTFDEC1_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_OTFDEC1RST))
  4148. #endif /*OTFDEC1*/
  4149. #if defined(OTFDEC2)
  4150. #define __HAL_RCC_OTFDEC2_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_OTFDEC2RST))
  4151. #endif /*OTFDEC2*/
  4152. #if defined(GFXMMU)
  4153. #define __HAL_RCC_GFXMMU_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_GFXMMURST))
  4154. #endif /*GFXMMU*/
  4155. #define __HAL_RCC_AHB3_RELEASE_RESET() (RCC->AHB3RSTR = 0x00)
  4156. #define __HAL_RCC_MDMA_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_MDMARST))
  4157. #define __HAL_RCC_DMA2D_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_DMA2DRST))
  4158. #if defined(JPEG)
  4159. #define __HAL_RCC_JPGDECRST_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_JPGDECRST))
  4160. #endif /* JPEG */
  4161. #define __HAL_RCC_FMC_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_FMCRST))
  4162. #if defined(QUADSPI)
  4163. #define __HAL_RCC_QSPI_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_QSPIRST))
  4164. #endif /*QUADSPI*/
  4165. #if defined(OCTOSPI1)
  4166. #define __HAL_RCC_OSPI1_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_OSPI1RST))
  4167. #endif /*OCTOSPI1*/
  4168. #define __HAL_RCC_SDMMC1_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_SDMMC1RST))
  4169. #if defined(OCTOSPI2)
  4170. #define __HAL_RCC_OSPI2_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_OSPI2RST))
  4171. #endif /*OCTOSPI2*/
  4172. #if defined(OCTOSPIM)
  4173. #define __HAL_RCC_IOMNGR_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_IOMNGRRST))
  4174. #endif /*OCTOSPIM*/
  4175. #if defined(OTFDEC1)
  4176. #define __HAL_RCC_OTFDEC1_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_OTFDEC1RST))
  4177. #endif /*OTFDEC1*/
  4178. #if defined(OTFDEC2)
  4179. #define __HAL_RCC_OTFDEC2_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_OTFDEC2RST))
  4180. #endif /*OTFDEC2*/
  4181. #if defined(GFXMMU)
  4182. #define __HAL_RCC_GFXMMU_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_GFXMMURST))
  4183. #endif /*GFXMMU*/
  4184. /** @brief Force or release the AHB1 peripheral reset.
  4185. */
  4186. #if (STM32H7_DEV_ID == 0x450UL)
  4187. #define __HAL_RCC_AHB1_FORCE_RESET() (RCC->AHB1RSTR = 0x0A00C023U) /* Resets DMA1, DMA2, ADC12, ART, ETHMAC, USB1OTG and USB2OTG */
  4188. #elif (STM32H7_DEV_ID == 0x480UL)
  4189. #define __HAL_RCC_AHB1_FORCE_RESET() (RCC->AHB1RSTR = 0x02000223U) /* Resets DMA1, DMA2, ADC12, CRC and USB1OTG */
  4190. #else
  4191. #define __HAL_RCC_AHB1_FORCE_RESET() (RCC->AHB1RSTR = 0x02008023U) /* Resets DMA1, DMA2, ADC12, ETHMAC and USB1OTG */
  4192. #endif /* STM32H7_DEV_ID == 0x450UL */
  4193. #define __HAL_RCC_DMA1_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_DMA1RST))
  4194. #define __HAL_RCC_DMA2_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_DMA2RST))
  4195. #define __HAL_RCC_ADC12_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_ADC12RST))
  4196. #if defined(DUAL_CORE)
  4197. #define __HAL_RCC_ART_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_ARTRST))
  4198. #endif /*DUAL_CORE*/
  4199. #if defined(RCC_AHB1RSTR_CRCRST)
  4200. #define __HAL_RCC_CRC_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_CRCRST))
  4201. #endif
  4202. #if defined(ETH)
  4203. #define __HAL_RCC_ETH1MAC_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_ETH1MACRST))
  4204. #endif /*ETH*/
  4205. #define __HAL_RCC_USB1_OTG_HS_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_USB1OTGHSRST))
  4206. #if defined(USB2_OTG_FS)
  4207. #define __HAL_RCC_USB2_OTG_FS_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_USB2OTGHSRST))
  4208. #endif /*USB2_OTG_FS*/
  4209. #define __HAL_RCC_AHB1_RELEASE_RESET() (RCC->AHB1RSTR = 0x00U)
  4210. #define __HAL_RCC_DMA1_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_DMA1RST))
  4211. #define __HAL_RCC_DMA2_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_DMA2RST))
  4212. #define __HAL_RCC_ADC12_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_ADC12RST))
  4213. #if defined(DUAL_CORE)
  4214. #define __HAL_RCC_ART_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_ARTRST))
  4215. #endif /*DUAL_CORE*/
  4216. #if defined(RCC_AHB1RSTR_CRCRST)
  4217. #define __HAL_RCC_CRC_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_CRCRST))
  4218. #endif
  4219. #if defined(ETH)
  4220. #define __HAL_RCC_ETH1MAC_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_ETH1MACRST))
  4221. #endif /*ETH*/
  4222. #define __HAL_RCC_USB1_OTG_HS_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_USB1OTGHSRST))
  4223. #if defined(USB2_OTG_FS)
  4224. #define __HAL_RCC_USB2_OTG_FS_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_USB2OTGHSRST))
  4225. #endif /*USB2_OTG_FS*/
  4226. /** @brief Force or release the AHB2 peripheral reset.
  4227. */
  4228. #if (STM32H7_DEV_ID == 0x450UL)
  4229. #define __HAL_RCC_AHB2_FORCE_RESET() (RCC->AHB2RSTR = 0x00000271U) /* Resets DCMI, CRYPT, HASH, RNG and SDMMC2 */
  4230. #elif (STM32H7_DEV_ID == 0x480UL)
  4231. #define __HAL_RCC_AHB2_FORCE_RESET() (RCC->AHB2RSTR = 0x00000A75U) /* Resets DCMI_PSSI, HSEM, CRYPT, HASH, RNG, SDMMC2 and BDMA1 */
  4232. #else
  4233. #define __HAL_RCC_AHB2_FORCE_RESET() (RCC->AHB2RSTR = 0x00030271U) /* Resets DCMI_PSSI, CRYPT, HASH, RNG, SDMMC2, FMAC and CORDIC */
  4234. #endif /* STM32H7_DEV_ID == 0x450UL */
  4235. #if defined(DCMI) && defined(PSSI)
  4236. #define __HAL_RCC_DCMI_PSSI_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_DCMI_PSSIRST))
  4237. #define __HAL_RCC_DCMI_FORCE_RESET() __HAL_RCC_DCMI_PSSI_FORCE_RESET() /* for API backward compatibility*/
  4238. #else
  4239. #define __HAL_RCC_DCMI_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_DCMIRST))
  4240. #endif /* DCMI && PSSI */
  4241. #if defined(CRYP)
  4242. #define __HAL_RCC_CRYP_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_CRYPRST))
  4243. #endif /* CRYP */
  4244. #if defined(HASH)
  4245. #define __HAL_RCC_HASH_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_HASHRST))
  4246. #endif /* HASH */
  4247. #define __HAL_RCC_RNG_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_RNGRST))
  4248. #define __HAL_RCC_SDMMC2_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_SDMMC2RST))
  4249. #if defined(FMAC)
  4250. #define __HAL_RCC_FMAC_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_FMACRST))
  4251. #endif /*FMAC*/
  4252. #if defined(CORDIC)
  4253. #define __HAL_RCC_CORDIC_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_CORDICRST))
  4254. #endif /*CORDIC*/
  4255. #if defined(RCC_AHB2RSTR_HSEMRST)
  4256. #define __HAL_RCC_HSEM_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_HSEMRST))
  4257. #endif
  4258. #if defined(BDMA1)
  4259. #define __HAL_RCC_BDMA1_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_BDMA1RST))
  4260. #endif /*BDMA1*/
  4261. #define __HAL_RCC_AHB2_RELEASE_RESET() (RCC->AHB2RSTR = 0x00U)
  4262. #if defined(DCMI) && defined(PSSI)
  4263. #define __HAL_RCC_DCMI_PSSI_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_DCMI_PSSIRST))
  4264. #define __HAL_RCC_DCMI_RELEASE_RESET() __HAL_RCC_DCMI_PSSI_RELEASE_RESET() /* for API backward compatibility*/
  4265. #else
  4266. #define __HAL_RCC_DCMI_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_DCMIRST))
  4267. #endif /* DCMI && PSSI */
  4268. #if defined(CRYP)
  4269. #define __HAL_RCC_CRYP_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_CRYPRST))
  4270. #endif /* CRYP */
  4271. #if defined(HASH)
  4272. #define __HAL_RCC_HASH_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_HASHRST))
  4273. #endif /* HASH */
  4274. #define __HAL_RCC_RNG_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_RNGRST))
  4275. #define __HAL_RCC_SDMMC2_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_SDMMC2RST))
  4276. #if defined(FMAC)
  4277. #define __HAL_RCC_FMAC_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_FMACRST))
  4278. #endif /*FMAC*/
  4279. #if defined(CORDIC)
  4280. #define __HAL_RCC_CORDIC_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_CORDICRST))
  4281. #endif /*CORDIC*/
  4282. #if defined(RCC_AHB2RSTR_HSEMRST)
  4283. #define __HAL_RCC_HSEM_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_HSEMRST))
  4284. #endif
  4285. #if defined(BDMA1)
  4286. #define __HAL_RCC_BDMA1_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_BDMA1RST))
  4287. #endif /*BDMA1*/
  4288. /** @brief Force or release the AHB4 peripheral reset.
  4289. */
  4290. #if (STM32H7_DEV_ID == 0x450UL)
  4291. #define __HAL_RCC_AHB4_FORCE_RESET() (RCC->AHB4RSTR = 0x032807FFU) /* Resets GPIOA..GPIOK, CRC, BDMA, ADC3 and HSEM */
  4292. #elif (STM32H7_DEV_ID == 0x480UL)
  4293. #define __HAL_RCC_AHB4_FORCE_RESET() (RCC->AHB4RSTR = 0x002007FFU) /* Resets GPIOA..GPIOK and BDMA2 */
  4294. #else
  4295. #define __HAL_RCC_AHB4_FORCE_RESET() (RCC->AHB4RSTR = 0x032806FFU) /* Resets GPIOA..GPIOH, GPIOJ, GPIOK, CRC, BDMA, ADC3 and HSEM */
  4296. #endif /* STM32H7_DEV_ID == 0x450UL */
  4297. #define __HAL_RCC_GPIOA_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOARST)
  4298. #define __HAL_RCC_GPIOB_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOBRST)
  4299. #define __HAL_RCC_GPIOC_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOCRST)
  4300. #define __HAL_RCC_GPIOD_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIODRST)
  4301. #define __HAL_RCC_GPIOE_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOERST)
  4302. #define __HAL_RCC_GPIOF_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOFRST)
  4303. #define __HAL_RCC_GPIOG_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOGRST)
  4304. #define __HAL_RCC_GPIOH_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOHRST)
  4305. #if defined(GPIOI)
  4306. #define __HAL_RCC_GPIOI_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOIRST)
  4307. #endif /* GPIOI */
  4308. #define __HAL_RCC_GPIOJ_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOJRST)
  4309. #define __HAL_RCC_GPIOK_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOKRST)
  4310. #if defined(RCC_AHB4RSTR_CRCRST)
  4311. #define __HAL_RCC_CRC_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_CRCRST)
  4312. #endif
  4313. #if defined(BDMA2)
  4314. #define __HAL_RCC_BDMA2_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_BDMA2RST)
  4315. #define __HAL_RCC_BDMA_FORCE_RESET() __HAL_RCC_BDMA2_FORCE_RESET() /* for API backward compatibility*/
  4316. #else
  4317. #define __HAL_RCC_BDMA_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_BDMARST)
  4318. #endif /*BDMA2*/
  4319. #if defined(ADC3)
  4320. #define __HAL_RCC_ADC3_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_ADC3RST)
  4321. #endif /*ADC3*/
  4322. #if defined(RCC_AHB4RSTR_HSEMRST)
  4323. #define __HAL_RCC_HSEM_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_HSEMRST)
  4324. #endif
  4325. #define __HAL_RCC_AHB4_RELEASE_RESET() (RCC->AHB4RSTR = 0x00U)
  4326. #define __HAL_RCC_GPIOA_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOARST)
  4327. #define __HAL_RCC_GPIOB_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOBRST)
  4328. #define __HAL_RCC_GPIOC_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOCRST)
  4329. #define __HAL_RCC_GPIOD_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIODRST)
  4330. #define __HAL_RCC_GPIOE_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOERST)
  4331. #define __HAL_RCC_GPIOF_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOFRST)
  4332. #define __HAL_RCC_GPIOG_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOGRST)
  4333. #define __HAL_RCC_GPIOH_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOHRST)
  4334. #if defined(GPIOI)
  4335. #define __HAL_RCC_GPIOI_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOIRST)
  4336. #endif /* GPIOI */
  4337. #define __HAL_RCC_GPIOJ_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOJRST)
  4338. #define __HAL_RCC_GPIOK_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOKRST)
  4339. #if defined(RCC_AHB4RSTR_CRCRST)
  4340. #define __HAL_RCC_CRC_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_CRCRST)
  4341. #endif
  4342. #if defined(BDMA2)
  4343. #define __HAL_RCC_BDMA2_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_BDMA2RST)
  4344. #define __HAL_RCC_BDMA_RELEASE_RESET() __HAL_RCC_BDMA2_RELEASE_RESET() /* for API backward compatibility*/
  4345. #else
  4346. #define __HAL_RCC_BDMA_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_BDMARST)
  4347. #endif /*BDMA2*/
  4348. #if defined(ADC3)
  4349. #define __HAL_RCC_ADC3_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_ADC3RST)
  4350. #endif /*ADC3*/
  4351. #if defined(RCC_AHB4RSTR_HSEMRST)
  4352. #define __HAL_RCC_HSEM_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_HSEMRST)
  4353. #endif
  4354. /** @brief Force or release the APB3 peripheral reset.
  4355. */
  4356. #if (STM32H7_DEV_ID == 0x450UL)
  4357. #define __HAL_RCC_APB3_FORCE_RESET() (RCC->APB3RSTR = 0x00000018U) /* Rests LTDC and DSI */
  4358. #else
  4359. #define __HAL_RCC_APB3_FORCE_RESET() (RCC->APB3RSTR = 0x00000008U) /* Rests LTDC */
  4360. #endif /* STM32H7_DEV_ID == 0x450UL */
  4361. #if defined(LTDC)
  4362. #define __HAL_RCC_LTDC_FORCE_RESET() (RCC->APB3RSTR) |= (RCC_APB3RSTR_LTDCRST)
  4363. #endif /* LTDC */
  4364. #if defined(DSI)
  4365. #define __HAL_RCC_DSI_FORCE_RESET() (RCC->APB3RSTR) |= (RCC_APB3RSTR_DSIRST)
  4366. #endif /*DSI*/
  4367. #define __HAL_RCC_APB3_RELEASE_RESET() (RCC->APB3RSTR = 0x00U)
  4368. #if defined(LTDC)
  4369. #define __HAL_RCC_LTDC_RELEASE_RESET() (RCC->APB3RSTR) &= ~ (RCC_APB3RSTR_LTDCRST)
  4370. #endif /* LTDC */
  4371. #if defined(DSI)
  4372. #define __HAL_RCC_DSI_RELEASE_RESET() (RCC->APB3RSTR) &= ~ (RCC_APB3RSTR_DSIRST)
  4373. #endif /*DSI*/
  4374. /** @brief Force or release the APB1 peripheral reset.
  4375. */
  4376. #if (STM32H7_DEV_ID == 0x450UL) || (STM32H7_DEV_ID == 0x480UL)
  4377. #define __HAL_RCC_APB1L_FORCE_RESET() (RCC->APB1LRSTR = 0xE8FFC3FFU) /* Resets TIM2..TIM7, TIM12..TIM14, LPTIM1, SPI2, SPI3, SPDIFRX, USART2, USART3, UART4, UART5, I2C1..I2C3, CEC, DAC1(2), UART7 and UART8 */
  4378. #else
  4379. #define __HAL_RCC_APB1L_FORCE_RESET() (RCC->APB1LRSTR = 0xEAFFC3FFU) /* Resets TIM2..TIM7, TIM12..TIM14, LPTIM1, SPI2, SPI3, SPDIFRX, USART2, USART3, UART4, UART5, I2C1..I2C3, I2C5, CEC, DAC12, UART7 and UART8 */
  4380. #endif /* STM32H7_DEV_ID == 0x450UL */
  4381. #if (STM32H7_DEV_ID == 0x450UL) || (STM32H7_DEV_ID == 0x480UL)
  4382. #define __HAL_RCC_APB1H_FORCE_RESET() (RCC->APB1HRSTR = 0x00000136U) /* Resets CRS, SWP, OPAMP, MDIOS and FDCAN */
  4383. #else
  4384. #define __HAL_RCC_APB1H_FORCE_RESET() (RCC->APB1HRSTR = 0x03000136U) /* Resets CRS, SWP, OPAMP, MDIOS, FDCAN, TIM23 and TIM24 */
  4385. #endif /* STM32H7_DEV_ID == 0x450UL */
  4386. #define __HAL_RCC_TIM2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM2RST)
  4387. #define __HAL_RCC_TIM3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM3RST)
  4388. #define __HAL_RCC_TIM4_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM4RST)
  4389. #define __HAL_RCC_TIM5_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM5RST)
  4390. #define __HAL_RCC_TIM6_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM6RST)
  4391. #define __HAL_RCC_TIM7_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM7RST)
  4392. #define __HAL_RCC_TIM12_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM12RST)
  4393. #define __HAL_RCC_TIM13_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM13RST)
  4394. #define __HAL_RCC_TIM14_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM14RST)
  4395. #define __HAL_RCC_LPTIM1_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_LPTIM1RST)
  4396. #define __HAL_RCC_SPI2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_SPI2RST)
  4397. #define __HAL_RCC_SPI3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_SPI3RST)
  4398. #define __HAL_RCC_SPDIFRX_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_SPDIFRXRST)
  4399. #define __HAL_RCC_USART2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_USART2RST)
  4400. #define __HAL_RCC_USART3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_USART3RST)
  4401. #define __HAL_RCC_UART4_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART4RST)
  4402. #define __HAL_RCC_UART5_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART5RST)
  4403. #define __HAL_RCC_I2C1_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C1RST)
  4404. #define __HAL_RCC_I2C2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C2RST)
  4405. #define __HAL_RCC_I2C3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C3RST)
  4406. #if defined(I2C5)
  4407. #define __HAL_RCC_I2C5_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C5RST)
  4408. #endif /* I2C5 */
  4409. #define __HAL_RCC_CEC_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_CECRST)
  4410. #define __HAL_RCC_DAC12_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_DAC12RST)
  4411. #define __HAL_RCC_UART7_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART7RST)
  4412. #define __HAL_RCC_UART8_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART8RST)
  4413. #define __HAL_RCC_CRS_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_CRSRST)
  4414. #define __HAL_RCC_SWPMI1_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_SWPMIRST)
  4415. #define __HAL_RCC_OPAMP_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_OPAMPRST)
  4416. #define __HAL_RCC_MDIOS_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_MDIOSRST)
  4417. #define __HAL_RCC_FDCAN_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_FDCANRST)
  4418. #if defined(TIM23)
  4419. #define __HAL_RCC_TIM23_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_TIM23RST)
  4420. #endif /* TIM23 */
  4421. #if defined(TIM24)
  4422. #define __HAL_RCC_TIM24_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_TIM24RST)
  4423. #endif /* TIM24 */
  4424. #define __HAL_RCC_APB1L_RELEASE_RESET() (RCC->APB1LRSTR = 0x00U)
  4425. #define __HAL_RCC_APB1H_RELEASE_RESET() (RCC->APB1HRSTR = 0x00U)
  4426. #define __HAL_RCC_TIM2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM2RST)
  4427. #define __HAL_RCC_TIM3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM3RST)
  4428. #define __HAL_RCC_TIM4_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM4RST)
  4429. #define __HAL_RCC_TIM5_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM5RST)
  4430. #define __HAL_RCC_TIM6_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM6RST)
  4431. #define __HAL_RCC_TIM7_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM7RST)
  4432. #define __HAL_RCC_TIM12_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM12RST)
  4433. #define __HAL_RCC_TIM13_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM13RST)
  4434. #define __HAL_RCC_TIM14_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM14RST)
  4435. #define __HAL_RCC_LPTIM1_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_LPTIM1RST)
  4436. #define __HAL_RCC_SPI2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_SPI2RST)
  4437. #define __HAL_RCC_SPI3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_SPI3RST)
  4438. #define __HAL_RCC_SPDIFRX_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_SPDIFRXRST)
  4439. #define __HAL_RCC_USART2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_USART2RST)
  4440. #define __HAL_RCC_USART3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_USART3RST)
  4441. #define __HAL_RCC_UART4_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART4RST)
  4442. #define __HAL_RCC_UART5_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART5RST)
  4443. #define __HAL_RCC_I2C1_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C1RST)
  4444. #define __HAL_RCC_I2C2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C2RST)
  4445. #define __HAL_RCC_I2C3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C3RST)
  4446. #if defined(I2C5)
  4447. #define __HAL_RCC_I2C5_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C5RST)
  4448. #endif /* I2C5 */
  4449. #define __HAL_RCC_CEC_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_CECRST)
  4450. #define __HAL_RCC_DAC12_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_DAC12RST)
  4451. #define __HAL_RCC_UART7_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART7RST)
  4452. #define __HAL_RCC_UART8_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART8RST)
  4453. #define __HAL_RCC_CRS_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_CRSRST)
  4454. #define __HAL_RCC_SWPMI1_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_SWPMIRST)
  4455. #define __HAL_RCC_OPAMP_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_OPAMPRST)
  4456. #define __HAL_RCC_MDIOS_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_MDIOSRST)
  4457. #define __HAL_RCC_FDCAN_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_FDCANRST)
  4458. #if defined(TIM23)
  4459. #define __HAL_RCC_TIM23_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_TIM23RST)
  4460. #endif /* TIM23 */
  4461. #if defined(TIM24)
  4462. #define __HAL_RCC_TIM24_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_TIM24RST)
  4463. #endif /* TIM24 */
  4464. /** @brief Force or release the APB2 peripheral reset.
  4465. */
  4466. #if (STM32H7_DEV_ID == 0x450UL)
  4467. #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0x31D73033U) /* Resets TIM1, TIM8, USART1, USART6, SPI1, SPI4, TIM15..TIM17, SPI5, SAI1..SAI3, DFSDM1 and HRTIM */
  4468. #elif (STM32H7_DEV_ID == 0x480UL)
  4469. #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0x40D730F3U) /* Resets TIM1, TIM8, USART1, USART6, UART9, USART10, SPI1, SPI4, TIM15..TIM17, SPI5, SAI1, SAI2 and DFSDM1 */
  4470. #else
  4471. #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0x405730F3U) /* Resets TIM1, TIM8, USART1, USART6, UART9, USART10, SPI1, SPI4, TIM15..TIM17, SPI5, SAI1 and DFSDM1 */
  4472. #endif /* STM32H7_DEV_ID == 0x450UL */
  4473. #define __HAL_RCC_TIM1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM1RST)
  4474. #define __HAL_RCC_TIM8_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM8RST)
  4475. #define __HAL_RCC_USART1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_USART1RST)
  4476. #define __HAL_RCC_USART6_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_USART6RST)
  4477. #if defined(UART9)
  4478. #define __HAL_RCC_UART9_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_UART9RST)
  4479. #endif /*UART9*/
  4480. #if defined(USART10)
  4481. #define __HAL_RCC_USART10_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_USART10RST)
  4482. #endif /*USART10*/
  4483. #define __HAL_RCC_SPI1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SPI1RST)
  4484. #define __HAL_RCC_SPI4_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SPI4RST)
  4485. #define __HAL_RCC_TIM15_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM15RST)
  4486. #define __HAL_RCC_TIM16_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM16RST)
  4487. #define __HAL_RCC_TIM17_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM17RST)
  4488. #define __HAL_RCC_SPI5_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SPI5RST)
  4489. #define __HAL_RCC_SAI1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SAI1RST)
  4490. #if defined(SAI2)
  4491. #define __HAL_RCC_SAI2_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SAI2RST)
  4492. #endif /* SAI2 */
  4493. #if defined(SAI3)
  4494. #define __HAL_RCC_SAI3_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SAI3RST)
  4495. #endif /*SAI3*/
  4496. #define __HAL_RCC_DFSDM1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_DFSDM1RST)
  4497. #if defined(HRTIM1)
  4498. #define __HAL_RCC_HRTIM1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_HRTIMRST)
  4499. #endif /*HRTIM1*/
  4500. #define __HAL_RCC_APB2_RELEASE_RESET() (RCC->APB2RSTR = 0x00U)
  4501. #define __HAL_RCC_TIM1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM1RST)
  4502. #define __HAL_RCC_TIM8_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM8RST)
  4503. #define __HAL_RCC_USART1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_USART1RST)
  4504. #define __HAL_RCC_USART6_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_USART6RST)
  4505. #if defined(UART9)
  4506. #define __HAL_RCC_UART9_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_UART9RST)
  4507. #endif /*UART9*/
  4508. #if defined(USART10)
  4509. #define __HAL_RCC_USART10_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_USART10RST)
  4510. #endif /*USART10*/
  4511. #define __HAL_RCC_SPI1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SPI1RST)
  4512. #define __HAL_RCC_SPI4_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SPI4RST)
  4513. #define __HAL_RCC_TIM15_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM15RST)
  4514. #define __HAL_RCC_TIM16_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM16RST)
  4515. #define __HAL_RCC_TIM17_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM17RST)
  4516. #define __HAL_RCC_SPI5_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SPI5RST)
  4517. #define __HAL_RCC_SAI1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SAI1RST)
  4518. #if defined(SAI2)
  4519. #define __HAL_RCC_SAI2_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SAI2RST)
  4520. #endif /* SAI2 */
  4521. #if defined(SAI3)
  4522. #define __HAL_RCC_SAI3_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SAI3RST)
  4523. #endif /*SAI3*/
  4524. #define __HAL_RCC_DFSDM1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_DFSDM1RST)
  4525. #if defined(HRTIM1)
  4526. #define __HAL_RCC_HRTIM1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_HRTIMRST)
  4527. #endif /*HRTIM1*/
  4528. /** @brief Force or release the APB4 peripheral reset.
  4529. */
  4530. #if (STM32H7_DEV_ID == 0x450UL)
  4531. #define __HAL_RCC_APB4_FORCE_RESET() (RCC->APB4RSTR = 0x0020DEAAU) /* Resets SYSCFG, LPUART1, SPI6, I2C4, LPTIM2..LPTIM5, COMP12, VREF and SAI4 */
  4532. #elif (STM32H7_DEV_ID == 0x480UL)
  4533. #define __HAL_RCC_APB4_FORCE_RESET() (RCC->APB4RSTR = 0x0C00E6AAU) /* Resets SYSCFG, LPUART1, SPI6, I2C4, LPTIM2, LPTIM3, DAC2, COMP12, VREF, DTS and DFSDM2 */
  4534. #else
  4535. #define __HAL_RCC_APB4_FORCE_RESET() (RCC->APB4RSTR = 0x0420DEAAU) /* Resets SYSCFG, LPUART1, SPI6, I2C4, LPTIM2..LPTIM5, COMP12, VREF, SAI4 and DTS */
  4536. #endif /* STM32H7_DEV_ID == 0x450UL */
  4537. #define __HAL_RCC_SYSCFG_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_SYSCFGRST)
  4538. #define __HAL_RCC_LPUART1_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPUART1RST)
  4539. #define __HAL_RCC_SPI6_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_SPI6RST)
  4540. #define __HAL_RCC_I2C4_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_I2C4RST)
  4541. #define __HAL_RCC_LPTIM2_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM2RST)
  4542. #define __HAL_RCC_LPTIM3_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM3RST)
  4543. #if defined(LPTIM4)
  4544. #define __HAL_RCC_LPTIM4_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM4RST)
  4545. #endif /*LPTIM4*/
  4546. #if defined(LPTIM5)
  4547. #define __HAL_RCC_LPTIM5_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM5RST)
  4548. #endif /*LPTIM5*/
  4549. #if defined(DAC2)
  4550. #define __HAL_RCC_DAC2_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_DAC2RST)
  4551. #endif /*DAC2*/
  4552. #define __HAL_RCC_COMP12_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_COMP12RST)
  4553. #define __HAL_RCC_VREF_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_VREFRST)
  4554. #if defined(SAI4)
  4555. #define __HAL_RCC_SAI4_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_SAI4RST)
  4556. #endif /*SAI4*/
  4557. #if defined(DTS)
  4558. #define __HAL_RCC_DTS_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_DTSRST)
  4559. #endif /*DTS*/
  4560. #if defined(DFSDM2_BASE)
  4561. #define __HAL_RCC_DFSDM2_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_DFSDM2RST)
  4562. #endif /*DFSDM2*/
  4563. #define __HAL_RCC_APB4_RELEASE_RESET() (RCC->APB4RSTR = 0x00U)
  4564. #define __HAL_RCC_SYSCFG_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_SYSCFGRST)
  4565. #define __HAL_RCC_LPUART1_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPUART1RST)
  4566. #define __HAL_RCC_SPI6_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_SPI6RST)
  4567. #define __HAL_RCC_I2C4_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_I2C4RST)
  4568. #define __HAL_RCC_LPTIM2_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM2RST)
  4569. #define __HAL_RCC_LPTIM3_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM3RST)
  4570. #if defined(LPTIM4)
  4571. #define __HAL_RCC_LPTIM4_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM4RST)
  4572. #endif /*LPTIM4*/
  4573. #if defined(LPTIM5)
  4574. #define __HAL_RCC_LPTIM5_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM5RST)
  4575. #endif /*LPTIM5*/
  4576. #if defined(RCC_APB4RSTR_DAC2RST)
  4577. #define __HAL_RCC_DAC2_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_DAC2RST)
  4578. #endif
  4579. #define __HAL_RCC_COMP12_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_COMP12RST)
  4580. #define __HAL_RCC_VREF_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_VREFRST)
  4581. #if defined(SAI4)
  4582. #define __HAL_RCC_SAI4_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_SAI4RST)
  4583. #endif /*SAI4*/
  4584. #if defined(DTS)
  4585. #define __HAL_RCC_DTS_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_DTSRST)
  4586. #endif /*DTS*/
  4587. #if defined(DFSDM2_BASE)
  4588. #define __HAL_RCC_DFSDM2_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_DFSDM2RST)
  4589. #endif /*DFSDM2*/
  4590. /** @brief Enable or disable the AHB3 peripheral clock during Low Power (Sleep) mode.
  4591. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  4592. * power consumption.
  4593. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  4594. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  4595. */
  4596. #define __HAL_RCC_MDMA_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_MDMALPEN))
  4597. #define __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_DMA2DLPEN))
  4598. #if defined(JPEG)
  4599. #define __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_JPGDECLPEN))
  4600. #endif /* JPEG */
  4601. #define __HAL_RCC_FLASH_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_FLASHLPEN))
  4602. #define __HAL_RCC_FMC_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_FMCLPEN))
  4603. #if defined(QUADSPI)
  4604. #define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_QSPILPEN))
  4605. #endif /*QUADSPI*/
  4606. #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_SDMMC1LPEN))
  4607. #if defined(OCTOSPI1)
  4608. #define __HAL_RCC_OSPI1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_OSPI1LPEN))
  4609. #endif /*OCTOSPI1*/
  4610. #if defined(OCTOSPI2)
  4611. #define __HAL_RCC_OSPI2_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_OSPI2LPEN))
  4612. #endif /*OCTOSPI2*/
  4613. #if defined(OCTOSPIM)
  4614. #define __HAL_RCC_IOMNGR_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_IOMNGRLPEN))
  4615. #endif /*OCTOSPIM*/
  4616. #if defined(OTFDEC1)
  4617. #define __HAL_RCC_OTFDEC1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_OTFDEC1LPEN))
  4618. #endif /*OTFDEC1*/
  4619. #if defined(OTFDEC2)
  4620. #define __HAL_RCC_OTFDEC2_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_OTFDEC2LPEN))
  4621. #endif /*OTFDEC2*/
  4622. #if defined(GFXMMU)
  4623. #define __HAL_RCC_GFXMMU_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_GFXMMULPEN))
  4624. #endif /*GFXMMU*/
  4625. #if defined(CD_AXISRAM2_BASE)
  4626. #define __HAL_RCC_AXISRAM2_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAM2LPEN))
  4627. #endif
  4628. #if defined(CD_AXISRAM3_BASE)
  4629. #define __HAL_RCC_AXISRAM3_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAM3LPEN))
  4630. #endif
  4631. #define __HAL_RCC_DTCM1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_DTCM1LPEN))
  4632. #define __HAL_RCC_DTCM2_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_DTCM2LPEN))
  4633. #define __HAL_RCC_ITCM_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_ITCMLPEN))
  4634. #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
  4635. #define __HAL_RCC_D1SRAM1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAMLPEN))
  4636. #define __HAL_RCC_AXISRAM_CLK_SLEEP_ENABLE __HAL_RCC_D1SRAM1_CLK_SLEEP_ENABLE
  4637. #else
  4638. #define __HAL_RCC_AXISRAM1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAM1LPEN))
  4639. #define __HAL_RCC_D1SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_AXISRAM1_CLK_SLEEP_ENABLE /* For backward compatibility */
  4640. #endif /* RCC_AHB3LPENR_AXISRAMLPEN */
  4641. #define __HAL_RCC_MDMA_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_MDMALPEN))
  4642. #define __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_DMA2DLPEN))
  4643. #if defined(JPEG)
  4644. #define __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_JPGDECLPEN))
  4645. #endif /* JPEG */
  4646. #define __HAL_RCC_FLASH_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_FLASHLPEN))
  4647. #define __HAL_RCC_FMC_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_FMCLPEN))
  4648. #if defined(QUADSPI)
  4649. #define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_QSPILPEN))
  4650. #endif /*QUADSPI*/
  4651. #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_SDMMC1LPEN))
  4652. #if defined(OCTOSPI1)
  4653. #define __HAL_RCC_OSPI1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_OSPI1LPEN))
  4654. #endif /*OCTOSPI1*/
  4655. #if defined(OCTOSPI2)
  4656. #define __HAL_RCC_OSPI2_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_OSPI2LPEN))
  4657. #endif /*OCTOSPI2*/
  4658. #if defined(OCTOSPIM)
  4659. #define __HAL_RCC_IOMNGR_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_IOMNGRLPEN))
  4660. #endif /*OCTOSPIM*/
  4661. #if defined(OTFDEC1)
  4662. #define __HAL_RCC_OTFDEC1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_OTFDEC1LPEN))
  4663. #endif /*OTFDEC1*/
  4664. #if defined(OTFDEC2)
  4665. #define __HAL_RCC_OTFDEC2_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_OTFDEC2LPEN))
  4666. #endif /*OTFDEC2*/
  4667. #if defined(GFXMMU)
  4668. #define __HAL_RCC_GFXMMU_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_GFXMMULPEN))
  4669. #endif /*GFXMMU*/
  4670. #if defined(CD_AXISRAM2_BASE)
  4671. #define __HAL_RCC_AXISRAM2_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAM2LPEN))
  4672. #endif
  4673. #if defined(CD_AXISRAM3_BASE)
  4674. #define __HAL_RCC_AXISRAM3_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAM3LPEN))
  4675. #endif
  4676. #define __HAL_RCC_DTCM1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM1LPEN))
  4677. #define __HAL_RCC_DTCM2_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM2LPEN))
  4678. #define __HAL_RCC_ITCM_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_ITCMLPEN))
  4679. #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
  4680. #define __HAL_RCC_D1SRAM1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAMLPEN))
  4681. #define __HAL_RCC_AXISRAM_CLK_SLEEP_DISABLE __HAL_RCC_D1SRAM1_CLK_SLEEP_DISABLE
  4682. #else
  4683. #define __HAL_RCC_AXISRAM1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAM1LPEN))
  4684. #define __HAL_RCC_D1SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_AXISRAM1_CLK_SLEEP_DISABLE /* For backward compatibility */
  4685. #endif /* RCC_AHB3LPENR_AXISRAMLPEN */
  4686. /** @brief Get the enable or disable status of the AHB3 peripheral clock during Low Poser (Sleep) mode.
  4687. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  4688. * power consumption.
  4689. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  4690. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  4691. */
  4692. #define __HAL_RCC_MDMA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_MDMALPEN) != 0U)
  4693. #define __HAL_RCC_DMA2D_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DMA2DLPEN) != 0U)
  4694. #if defined(JPEG)
  4695. #define __HAL_RCC_JPGDEC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_JPGDECLPEN) != 0U)
  4696. #endif /* JPEG */
  4697. #define __HAL_RCC_FLASH_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FLASHLPEN) != 0U)
  4698. #define __HAL_RCC_FMC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FMCLPEN) != 0U)
  4699. #if defined(QUADSPI)
  4700. #define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_QSPILPEN) != 0U)
  4701. #endif /*QUADSPI*/
  4702. #define __HAL_RCC_SDMMC1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_SDMMC1LPEN) != 0U)
  4703. #if defined(OCTOSPI1)
  4704. #define __HAL_RCC_OSPI1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OSPI1LPEN) != 0U)
  4705. #endif /*OCTOSPI1*/
  4706. #if defined(OCTOSPI2)
  4707. #define __HAL_RCC_OSPI2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OSPI2LPEN) != 0U)
  4708. #endif /*OCTOSPI2*/
  4709. #if defined(OCTOSPIM)
  4710. #define __HAL_RCC_IOMNGR_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_IOMNGRLPEN) != 0U)
  4711. #endif /*OCTOSPIM*/
  4712. #if defined(OTFDEC1)
  4713. #define __HAL_RCC_OTFDEC1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OTFDEC1LPEN) != 0U)
  4714. #endif /*OTFDEC1*/
  4715. #if defined(OTFDEC2)
  4716. #define __HAL_RCC_OTFDEC2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OTFDEC2LPEN) != 0U)
  4717. #endif /*OTFDEC2*/
  4718. #if defined(GFXMMU)
  4719. #define __HAL_RCC_GFXMMU_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_GFXMMULPEN) != 0U)
  4720. #endif /*GFXMMU*/
  4721. #if defined(CD_AXISRAM2_BASE)
  4722. #define __HAL_RCC_AXISRAM2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAM2LPEN) != 0U)
  4723. #endif
  4724. #if defined(CD_AXISRAM3_BASE)
  4725. #define __HAL_RCC_AXISRAM3_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAM3LPEN) != 0U)
  4726. #endif
  4727. #define __HAL_RCC_DTCM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM1LPEN) != 0U)
  4728. #define __HAL_RCC_DTCM2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM2LPEN) != 0U)
  4729. #define __HAL_RCC_ITCM_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_ITCMLPEN) != 0U)
  4730. #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
  4731. #define __HAL_RCC_D1SRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAMLPEN) != 0U)
  4732. #else
  4733. #define __HAL_RCC_AXISRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAM1LPEN) != 0U)
  4734. #endif
  4735. #define __HAL_RCC_MDMA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_MDMALPEN) == 0U)
  4736. #define __HAL_RCC_DMA2D_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DMA2DLPEN) == 0U)
  4737. #if defined(JPEG)
  4738. #define __HAL_RCC_JPGDEC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_JPGDECLPEN) == 0U)
  4739. #endif /* JPEG */
  4740. #define __HAL_RCC_FLASH_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FLASHLPEN) == 0U)
  4741. #define __HAL_RCC_FMC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FMCLPEN) == 0U)
  4742. #if defined(QUADSPI)
  4743. #define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_QSPILPEN) == 0U)
  4744. #endif /*QUADSPI*/
  4745. #define __HAL_RCC_SDMMC1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_SDMMC1LPEN) == 0U)
  4746. #if defined(OCTOSPI1)
  4747. #define __HAL_RCC_OSPI1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OSPI1LPEN) == 0U)
  4748. #endif /*OCTOSPI1*/
  4749. #if defined(OCTOSPI2)
  4750. #define __HAL_RCC_OSPI2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OSPI2LPEN) == 0U)
  4751. #endif /*OCTOSPI2*/
  4752. #if defined(OCTOSPIM)
  4753. #define __HAL_RCC_IOMNGR_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_IOMNGRLPEN) == 0U)
  4754. #endif /*OCTOSPIM*/
  4755. #if defined(OTFDEC1)
  4756. #define __HAL_RCC_OTFDEC1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OTFDEC1LPEN) == 0U)
  4757. #endif /*OTFDEC1*/
  4758. #if defined(OTFDEC2)
  4759. #define __HAL_RCC_OTFDEC2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_OTFDEC2LPEN) == 0U)
  4760. #endif /*OTFDEC2*/
  4761. #if defined(GFXMMU)
  4762. #define __HAL_RCC_GFXMMU_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_GFXMMULPEN) == 0U)
  4763. #endif /*GFXMMU*/
  4764. #if defined(CD_AXISRAM2_BASE)
  4765. #define __HAL_RCC_AXISRAM2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAM2LPEN) == 0U)
  4766. #endif
  4767. #if defined(CD_AXISRAM3_BASE)
  4768. #define __HAL_RCC_AXISRAM3_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAM3LPEN) == 0U)
  4769. #endif
  4770. #define __HAL_RCC_DTCM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM1LPEN) == 0U)
  4771. #define __HAL_RCC_DTCM2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM2LPEN) == 0U)
  4772. #define __HAL_RCC_ITCM_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_ITCMLPEN) == 0U)
  4773. #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
  4774. #define __HAL_RCC_D1SRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAMLPEN) == 0U)
  4775. #else
  4776. #define __HAL_RCC_AXISRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAML1PEN) == 0U)
  4777. #endif /* RCC_AHB3LPENR_AXISRAMLPEN */
  4778. /** @brief ENABLE or disable the AHB1 peripheral clock during Low Power (Sleep) mode.
  4779. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  4780. * power consumption.
  4781. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  4782. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  4783. */
  4784. #define __HAL_RCC_DMA1_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_DMA1LPEN))
  4785. #define __HAL_RCC_DMA2_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_DMA2LPEN))
  4786. #define __HAL_RCC_ADC12_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ADC12LPEN))
  4787. #if defined(RCC_AHB1LPENR_CRCLPEN)
  4788. #define __HAL_RCC_CRC_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_CRCLPEN))
  4789. #endif
  4790. #if defined(ETH)
  4791. #define __HAL_RCC_ETH1MAC_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ETH1MACLPEN))
  4792. #endif /*ETH*/
  4793. #if defined(DUAL_CORE)
  4794. #define __HAL_RCC_ART_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ARTLPEN))
  4795. #endif /*DUAL_CORE*/
  4796. #if defined(ETH)
  4797. #define __HAL_RCC_ETH1TX_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ETH1TXLPEN))
  4798. #define __HAL_RCC_ETH1RX_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ETH1RXLPEN))
  4799. #endif /*ETH*/
  4800. #define __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSLPEN))
  4801. #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSULPILPEN))
  4802. #if defined(USB2_OTG_FS)
  4803. #define __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSLPEN))
  4804. #define __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSULPILPEN))
  4805. #endif /* USB2_OTG_FS */
  4806. #define __HAL_RCC_DMA1_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA1LPEN))
  4807. #define __HAL_RCC_DMA2_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA2LPEN))
  4808. #define __HAL_RCC_ADC12_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ADC12LPEN))
  4809. #if defined(RCC_AHB1LPENR_CRCLPEN)
  4810. #define __HAL_RCC_CRC_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_CRCLPEN))
  4811. #endif
  4812. #if defined(ETH)
  4813. #define __HAL_RCC_ETH1MAC_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1MACLPEN))
  4814. #endif /*ETH*/
  4815. #if defined(DUAL_CORE)
  4816. #define __HAL_RCC_ART_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ARTLPEN))
  4817. #endif /*DUAL_CORE*/
  4818. #if defined(ETH)
  4819. #define __HAL_RCC_ETH1TX_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1TXLPEN))
  4820. #define __HAL_RCC_ETH1RX_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1RXLPEN))
  4821. #endif /*ETH*/
  4822. #define __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSLPEN))
  4823. #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSULPILPEN))
  4824. #if defined(USB2_OTG_FS)
  4825. #define __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSLPEN))
  4826. #define __HAL_RCC_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSULPILPEN))
  4827. #endif /* USB2_OTG_FS */
  4828. /** @brief Get the enable or disable status of the AHB1 peripheral clock during Low Poser (Sleep) mode.
  4829. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  4830. * power consumption.
  4831. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  4832. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  4833. */
  4834. #define __HAL_RCC_DMA1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA1LPEN)) != 0U)
  4835. #define __HAL_RCC_DMA2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA2LPEN)) != 0U)
  4836. #define __HAL_RCC_ADC12_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ADC12LPEN)) != 0U)
  4837. #if defined(RCC_AHB1LPENR_CRCLPEN)
  4838. #define __HAL_RCC_CRC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_CRCLPEN)) != 0U)
  4839. #endif
  4840. #if defined(ETH)
  4841. #define __HAL_RCC_ETH1MAC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1MACLPEN)) != 0U)
  4842. #endif /*ETH*/
  4843. #if defined(DUAL_CORE)
  4844. #define __HAL_RCC_ART_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ARTLPEN)) != 0U)
  4845. #endif /*DUAL_CORE*/
  4846. #if defined(ETH)
  4847. #define __HAL_RCC_ETH1TX_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1TXLPEN)) != 0U)
  4848. #define __HAL_RCC_ETH1RX_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1RXLPEN)) != 0U)
  4849. #endif /*ETH*/
  4850. #define __HAL_RCC_USB1_OTG_HS_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSLPEN)) != 0U)
  4851. #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSULPILPEN)) != 0U)
  4852. #if defined(USB2_OTG_FS)
  4853. #define __HAL_RCC_USB2_OTG_FS_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB2OTGHSLPEN)) != 0U)
  4854. #define __HAL_RCC_USB2_OTG_FS_ULPI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB2OTGHSULPILPEN)) != 0U)
  4855. #endif /* USB2_OTG_FS */
  4856. #define __HAL_RCC_DMA1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA1LPEN)) == 0U)
  4857. #define __HAL_RCC_DMA2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA2LPEN)) == 0U)
  4858. #define __HAL_RCC_ADC12_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ADC12LPEN)) == 0U)
  4859. #if defined(RCC_AHB1LPENR_CRCLPEN)
  4860. #define __HAL_RCC_CRC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_CRCLPEN)) == 0U)
  4861. #endif
  4862. #if defined(ETH)
  4863. #define __HAL_RCC_ETH1MAC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1MACLPEN)) == 0U)
  4864. #endif /* ETH */
  4865. #if defined(DUAL_CORE)
  4866. #define __HAL_RCC_ART_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ARTLPEN)) == 0U)
  4867. #endif /*DUAL_CORE*/
  4868. #if defined(ETH)
  4869. #define __HAL_RCC_ETH1TX_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1TXLPEN)) == 0U)
  4870. #define __HAL_RCC_ETH1RX_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1RXLPEN)) == 0U)
  4871. #endif /* ETH */
  4872. #define __HAL_RCC_USB1_OTG_HS_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSLPEN)) == 0U)
  4873. #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSULPILPEN)) == 0U)
  4874. #if defined(USB2_OTG_FS)
  4875. #define __HAL_RCC_USB2_OTG_FS_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB2OTGHSLPEN)) == 0U)
  4876. #define __HAL_RCC_USB2_OTG_FS_ULPI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB2OTGHSULPILPEN)) == 0U)
  4877. #endif /* USB2_OTG_FS */
  4878. /** @brief ENABLE or disable the AHB2 peripheral clock during Low Power (Sleep) mode.
  4879. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  4880. * power consumption.
  4881. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  4882. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  4883. */
  4884. #if defined(DCMI) && defined(PSSI)
  4885. #define __HAL_RCC_DCMI_PSSI_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_DCMI_PSSILPEN))
  4886. #define __HAL_RCC_DCMI_CLK_SLEEP_ENABLE() __HAL_RCC_DCMI_PSSI_CLK_SLEEP_ENABLE() /* for API backward compatibility*/
  4887. #else
  4888. #define __HAL_RCC_DCMI_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_DCMILPEN))
  4889. #endif /* DCMI && PSSI */
  4890. #if defined(CRYP)
  4891. #define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_CRYPLPEN))
  4892. #endif /* CRYP */
  4893. #if defined(HASH)
  4894. #define __HAL_RCC_HASH_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_HASHLPEN))
  4895. #endif /* HASH */
  4896. #define __HAL_RCC_RNG_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_RNGLPEN))
  4897. #define __HAL_RCC_SDMMC2_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_SDMMC2LPEN))
  4898. #if defined(RCC_AHB2LPENR_DFSDMDMALPEN)
  4899. #define __HAL_RCC_DFSDMDMA_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_DFSDMDMALPEN))
  4900. #endif
  4901. #if defined(FMAC)
  4902. #define __HAL_RCC_FMAC_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_FMACLPEN))
  4903. #endif /* FMAC */
  4904. #if defined(CORDIC)
  4905. #define __HAL_RCC_CORDIC_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_CORDICLPEN))
  4906. #endif /* CORDIC */
  4907. #if defined(RCC_AHB2LPENR_D2SRAM1LPEN)
  4908. #define __HAL_RCC_D2SRAM1_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM1LPEN))
  4909. #else
  4910. #define __HAL_RCC_AHBSRAM1_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_AHBSRAM1LPEN))
  4911. #endif /* RCC_AHB2LPENR_D2SRAM1LPEN */
  4912. #if defined(RCC_AHB2LPENR_D2SRAM2LPEN)
  4913. #define __HAL_RCC_D2SRAM2_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM2LPEN))
  4914. #else
  4915. #define __HAL_RCC_AHBSRAM2_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_AHBSRAM2LPEN))
  4916. #endif /* RCC_AHB2LPENR_D2SRAM2LPEN */
  4917. #if defined(RCC_AHB2LPENR_D2SRAM3LPEN)
  4918. #define __HAL_RCC_D2SRAM3_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM3LPEN))
  4919. #endif
  4920. #if defined(DCMI) && defined(PSSI)
  4921. #define __HAL_RCC_DCMI_PSSI_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_DCMI_PSSILPEN))
  4922. #define __HAL_RCC_DCMI_CLK_SLEEP_DISABLE() __HAL_RCC_DCMI_PSSI_CLK_SLEEP_DISABLE() /* for API backward compatibility*/
  4923. #else
  4924. #define __HAL_RCC_DCMI_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_DCMILPEN))
  4925. #endif /* DCMI && PSSI */
  4926. #if defined(CRYP)
  4927. #define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_CRYPLPEN))
  4928. #endif /* CRYP */
  4929. #if defined(HASH)
  4930. #define __HAL_RCC_HASH_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_HASHLPEN))
  4931. #endif /* HASH */
  4932. #define __HAL_RCC_RNG_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_RNGLPEN))
  4933. #define __HAL_RCC_SDMMC2_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_SDMMC2LPEN))
  4934. #if defined(RCC_AHB2LPENR_DFSDMDMALPEN)
  4935. #define __HAL_RCC_DFSDMDMA_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_DFSDMDMALPEN))
  4936. #endif
  4937. #if defined(FMAC)
  4938. #define __HAL_RCC_FMAC_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_FMACLPEN))
  4939. #endif /* FMAC */
  4940. #if defined(CORDIC)
  4941. #define __HAL_RCC_CORDIC_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_CORDICLPEN))
  4942. #endif /* CORDIC */
  4943. #if defined(RCC_AHB2LPENR_D2SRAM1LPEN)
  4944. #define __HAL_RCC_D2SRAM1_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM1LPEN))
  4945. #else
  4946. #define __HAL_RCC_AHBSRAM1_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_AHBSRAM1LPEN))
  4947. #endif /* RCC_AHB2LPENR_D2SRAM1LPEN */
  4948. #if defined(RCC_AHB2LPENR_D2SRAM2LPEN)
  4949. #define __HAL_RCC_D2SRAM2_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM2LPEN))
  4950. #else
  4951. #define __HAL_RCC_AHBSRAM2_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_AHBSRAM2LPEN))
  4952. #endif /* RCC_AHB2LPENR_D2SRAM2LPEN */
  4953. #if defined(RCC_AHB2LPENR_D2SRAM3LPEN)
  4954. #define __HAL_RCC_D2SRAM3_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM3LPEN))
  4955. #endif
  4956. /** @brief Get the enable or disable status of the AHB2 peripheral clock during Low Poser (Sleep) mode.
  4957. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  4958. * power consumption.
  4959. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  4960. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  4961. */
  4962. #if defined(DCMI) && defined(PSSI)
  4963. #define __HAL_RCC_DCMI_PSSI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DCMI_PSSILPEN)) != 0U)
  4964. #define __HAL_RCC_DCMI_IS_CLK_SLEEP_ENABLED() __HAL_RCC_DCMI_PSSI_IS_CLK_SLEEP_ENABLED() /* for API backward compatibility*/
  4965. #else
  4966. #define __HAL_RCC_DCMI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DCMILPEN)) != 0U)
  4967. #endif /* DCMI && PSSI */
  4968. #if defined(CRYP)
  4969. #define __HAL_RCC_CRYP_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_CRYPLPEN)) != 0U)
  4970. #endif /* CRYP */
  4971. #if defined(HASH)
  4972. #define __HAL_RCC_HASH_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_HASHLPEN)) != 0U)
  4973. #endif /* HASH */
  4974. #define __HAL_RCC_RNG_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_RNGLPEN)) != 0U)
  4975. #define __HAL_RCC_SDMMC2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_SDMMC2LPEN)) != 0U)
  4976. #if defined(RCC_AHB2LPENR_DFSDMDMALPEN)
  4977. #define __HAL_RCC_DFSDMDMA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DFSDMDMALPEN)) != 0U)
  4978. #endif
  4979. #if defined(FMAC)
  4980. #define __HAL_RCC_FMAC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_FMACLPEN)) != 0U)
  4981. #endif /* FMAC */
  4982. #if defined(CORDIC)
  4983. #define __HAL_RCC_CORDIC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_CORDICLPEN)) != 0U)
  4984. #endif /* CORDIC */
  4985. #if defined(RCC_AHB2LPENR_D2SRAM1LPEN)
  4986. #define __HAL_RCC_D2SRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM1LPEN)) != 0U)
  4987. #else
  4988. #define __HAL_RCC_AHBSRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_AHBSRAM1LPEN)) != 0U)
  4989. #endif /* RCC_AHB2LPENR_D2SRAM1LPEN */
  4990. #if defined(RCC_AHB2LPENR_D2SRAM2LPEN)
  4991. #define __HAL_RCC_D2SRAM2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM2LPEN)) != 0U)
  4992. #else
  4993. #define __HAL_RCC_AHBSRAM2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_AHBSRAM2LPEN)) != 0U)
  4994. #endif /* RCC_AHB2LPENR_D2SRAM2LPEN */
  4995. #if defined(RCC_AHB2LPENR_D2SRAM3LPEN)
  4996. #define __HAL_RCC_D2SRAM3_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM3LPEN)) != 0U)
  4997. #endif /* RCC_AHB2LPENR_D2SRAM3LPEN */
  4998. #if defined(DCMI) && defined(PSSI)
  4999. #define __HAL_RCC_DCMI_PSSI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DCMI_PSSILPEN)) == 0U)
  5000. #define __HAL_RCC_DCMI_IS_CLK_SLEEP_DISABLED() __HAL_RCC_DCMI_PSSI_IS_CLK_SLEEP_DISABLED() /* for API backward compatibility*/
  5001. #else
  5002. #define __HAL_RCC_DCMI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DCMILPEN)) == 0U)
  5003. #endif /* DCMI && PSSI */
  5004. #if defined(CRYP)
  5005. #define __HAL_RCC_CRYP_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_CRYPLPEN)) == 0U)
  5006. #endif /* CRYP */
  5007. #if defined(HASH)
  5008. #define __HAL_RCC_HASH_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_HASHLPEN)) == 0U)
  5009. #endif /* HASH */
  5010. #define __HAL_RCC_RNG_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_RNGLPEN)) == 0U)
  5011. #if defined(RCC_AHB2LPENR_DFSDMDMALPEN)
  5012. #define __HAL_RCC_DFSDMDMA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DFSDMDMALPEN)) == 0U)
  5013. #endif
  5014. #define __HAL_RCC_SDMMC2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_SDMMC2LPEN)) == 0U)
  5015. #if defined(FMAC)
  5016. #define __HAL_RCC_FMAC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_FMACLPEN)) == 0U)
  5017. #endif /* FMAC */
  5018. #if defined(CORDIC)
  5019. #define __HAL_RCC_CORDIC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_CORDICLPEN)) == 0U)
  5020. #endif /* CORDIC */
  5021. #if defined(RCC_AHB2LPENR_D2SRAM1LPEN)
  5022. #define __HAL_RCC_D2SRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM1LPEN)) == 0U)
  5023. #else
  5024. #define __HAL_RCC_AHBSRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_AHBSRAM1LPEN)) == 0U)
  5025. #endif /* RCC_AHB2LPENR_D2SRAM1LPEN */
  5026. #if defined(RCC_AHB2LPENR_D2SRAM2LPEN)
  5027. #define __HAL_RCC_D2SRAM2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM2LPEN)) == 0U)
  5028. #else
  5029. #define __HAL_RCC_AHBSRAM2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_AHBSRAM2LPEN)) == 0U)
  5030. #endif /* RCC_AHB2LPENR_D2SRAM2LPEN */
  5031. #if defined(RCC_AHB2LPENR_D2SRAM3LPEN)
  5032. #define __HAL_RCC_D2SRAM3_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM3LPEN)) == 0U)
  5033. #endif /* RCC_AHB2LPENR_D2SRAM1LPEN*/
  5034. /** @brief ENABLE or disable the AHB4 peripheral clock during Low Power (Sleep) mode.
  5035. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5036. * power consumption.
  5037. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5038. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5039. */
  5040. #define __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOALPEN)
  5041. #define __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOBLPEN)
  5042. #define __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOCLPEN)
  5043. #define __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIODLPEN)
  5044. #define __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOELPEN)
  5045. #define __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOFLPEN)
  5046. #define __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOGLPEN)
  5047. #define __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOHLPEN)
  5048. #if defined(GPIOI)
  5049. #define __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOILPEN)
  5050. #endif /* GPIOI */
  5051. #define __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOJLPEN)
  5052. #define __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOKLPEN)
  5053. #if defined(RCC_AHB4LPENR_CRCLPEN)
  5054. #define __HAL_RCC_CRC_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_CRCLPEN)
  5055. #endif
  5056. #if defined(BDMA2)
  5057. #define __HAL_RCC_BDMA2_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_BDMA2LPEN)
  5058. #define __HAL_RCC_BDMA_CLK_SLEEP_ENABLE __HAL_RCC_BDMA2_CLK_SLEEP_ENABLE /* for API backward compatibility*/
  5059. #else
  5060. #define __HAL_RCC_BDMA_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_BDMALPEN)
  5061. #endif /* BDMA2 */
  5062. #if defined(ADC3)
  5063. #define __HAL_RCC_ADC3_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_ADC3LPEN)
  5064. #endif /* ADC3 */
  5065. #define __HAL_RCC_BKPRAM_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_BKPRAMLPEN)
  5066. #if defined(RCC_AHB4LPENR_SRDSRAMLPEN)
  5067. #define __HAL_RCC_SRDSRAM_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR |= (RCC_AHB4LPENR_SRDSRAMLPEN))
  5068. #define __HAL_RCC_D3SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRDSRAM_CLK_SLEEP_ENABLE /* for API backward compatibility*/
  5069. #else
  5070. #define __HAL_RCC_D3SRAM1_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR |= (RCC_AHB4LPENR_D3SRAM1LPEN))
  5071. #endif /* RCC_AHB4LPENR_SRDSRAMLPEN */
  5072. #define __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOALPEN)
  5073. #define __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOBLPEN)
  5074. #define __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOCLPEN)
  5075. #define __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIODLPEN)
  5076. #define __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOELPEN)
  5077. #define __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOFLPEN)
  5078. #define __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOGLPEN)
  5079. #define __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOHLPEN)
  5080. #if defined(GPIOI)
  5081. #define __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOILPEN)
  5082. #endif /* GPIOI */
  5083. #define __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOJLPEN)
  5084. #define __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOKLPEN)
  5085. #if defined(RCC_AHB4LPENR_CRCLPEN)
  5086. #define __HAL_RCC_CRC_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_CRCLPEN)
  5087. #endif
  5088. #if defined(BDMA2)
  5089. #define __HAL_RCC_BDMA2_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BDMA2LPEN)
  5090. #define __HAL_RCC_BDMA_CLK_SLEEP_DISABLE __HAL_RCC_BDMA2_CLK_SLEEP_DISABLE /* For API backward compatibility*/
  5091. #else
  5092. #define __HAL_RCC_BDMA_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BDMALPEN)
  5093. #endif /*BDMA2*/
  5094. #if defined(ADC3)
  5095. #define __HAL_RCC_ADC3_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_ADC3LPEN)
  5096. #endif /*ADC3*/
  5097. #define __HAL_RCC_BKPRAM_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BKPRAMLPEN)
  5098. #if defined(RCC_AHB4LPENR_SRDSRAMLPEN)
  5099. #define __HAL_RCC_SRDSRAM_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR &= ~ (RCC_AHB4LPENR_SRDSRAMLPEN))
  5100. #define __HAL_RCC_D3SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRDSRAM_CLK_SLEEP_DISABLE
  5101. #else
  5102. #define __HAL_RCC_D3SRAM1_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR &= ~ (RCC_AHB4LPENR_D3SRAM1LPEN))
  5103. #endif
  5104. /** @brief Get the enable or disable status of the AHB4 peripheral clock during Low Poser (Sleep) mode.
  5105. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5106. * power consumption.
  5107. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5108. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5109. */
  5110. #define __HAL_RCC_GPIOA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOALPEN)) != 0U)
  5111. #define __HAL_RCC_GPIOB_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOBLPEN)) != 0U)
  5112. #define __HAL_RCC_GPIOC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOCLPEN)) != 0U)
  5113. #define __HAL_RCC_GPIOD_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIODLPEN)) != 0U)
  5114. #define __HAL_RCC_GPIOE_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOELPEN)) != 0U)
  5115. #define __HAL_RCC_GPIOF_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOFLPEN)) != 0U)
  5116. #define __HAL_RCC_GPIOG_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOGLPEN)) != 0U)
  5117. #define __HAL_RCC_GPIOH_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOHLPEN)) != 0U)
  5118. #if defined(GPIOI)
  5119. #define __HAL_RCC_GPIOI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOILPEN)) != 0U)
  5120. #endif /* GPIOI */
  5121. #define __HAL_RCC_GPIOJ_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOJLPEN)) != 0U)
  5122. #define __HAL_RCC_GPIOK_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOKLPEN)) != 0U)
  5123. #if defined(RCC_AHB4LPENR_CRCLPEN)
  5124. #define __HAL_RCC_CRC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_CRCLPEN)) != 0U)
  5125. #endif
  5126. #if defined(BDMA2)
  5127. #define __HAL_RCC_BDMA2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BDMA2LPEN)) != 0U)
  5128. #define __HAL_RCC_BDMA_IS_CLK_SLEEP_ENABLED __HAL_RCC_BDMA2_IS_CLK_SLEEP_ENABLED /* For API backward compatibility*/
  5129. #else
  5130. #define __HAL_RCC_BDMA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BDMALPEN)) != 0U)
  5131. #endif /*BDMA2*/
  5132. #if defined(ADC3)
  5133. #define __HAL_RCC_ADC3_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_ADC3LPEN)) != 0U)
  5134. #endif /*ADC3*/
  5135. #define __HAL_RCC_BKPRAM_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BKPRAMLPEN)) != 0U)
  5136. #if defined(RCC_AHB4LPENR_SRDSRAMLPEN)
  5137. #define __HAL_RCC_SRDSRAM_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_SRDSRAMLPEN)) != 0U)
  5138. #define __HAL_RCC_D3SRAM1_IS_CLK_SLEEP_ENABLED __HAL_RCC_SRDSRAM_IS_CLK_SLEEP_ENABLED /* For API backward compatibility*/
  5139. #else
  5140. #define __HAL_RCC_D3SRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_D3SRAM1LPEN)) != 0U)
  5141. #endif
  5142. #define __HAL_RCC_GPIOA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOALPEN)) == 0U)
  5143. #define __HAL_RCC_GPIOB_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOBLPEN)) == 0U)
  5144. #define __HAL_RCC_GPIOC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOCLPEN)) == 0U)
  5145. #define __HAL_RCC_GPIOD_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIODLPEN)) == 0U)
  5146. #define __HAL_RCC_GPIOE_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOELPEN)) == 0U)
  5147. #define __HAL_RCC_GPIOF_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOFLPEN)) == 0U)
  5148. #define __HAL_RCC_GPIOG_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOGLPEN)) == 0U)
  5149. #define __HAL_RCC_GPIOH_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOHLPEN)) == 0U)
  5150. #if defined(GPIOI)
  5151. #define __HAL_RCC_GPIOI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOILPEN)) == 0U)
  5152. #endif /* GPIOI */
  5153. #define __HAL_RCC_GPIOJ_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOJLPEN)) == 0U)
  5154. #define __HAL_RCC_GPIOK_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOKLPEN)) == 0U)
  5155. #if defined(RCC_AHB4LPENR_CRCLPEN)
  5156. #define __HAL_RCC_CRC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_CRCLPEN)) == 0U)
  5157. #endif
  5158. #if defined(BDMA2)
  5159. #define __HAL_RCC_BDMA2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BDMA2LPEN)) == 0U)
  5160. #define __HAL_RCC_BDMA_IS_CLK_SLEEP_DISABLED __HAL_RCC_BDMA2_IS_CLK_SLEEP_DISABLED /* For API backward compatibility*/
  5161. #else
  5162. #define __HAL_RCC_BDMA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BDMALPEN)) == 0U)
  5163. #endif /*BDMA2*/
  5164. #if defined(ADC3)
  5165. #define __HAL_RCC_ADC3_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_ADC3LPEN)) == 0U)
  5166. #endif /*ADC3*/
  5167. #define __HAL_RCC_BKPRAM_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BKPRAMLPEN)) == 0U)
  5168. #if defined(RCC_AHB4LPENR_SRDSRAMLPEN)
  5169. #define __HAL_RCC_SRDSRAM_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_SRDSRAMLPEN)) == 0U)
  5170. #define __HAL_RCC_D3SRAM1_IS_CLK_SLEEP_DISABLED __HAL_RCC_SRDSRAM_IS_CLK_SLEEP_DISABLED /* For API backward compatibility*/
  5171. #else
  5172. #define __HAL_RCC_D3SRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_D3SRAM1LPEN)) == 0U)
  5173. #endif
  5174. /** @brief ENABLE or disable the APB3 peripheral clock during Low Power (Sleep) mode.
  5175. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5176. * power consumption.
  5177. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5178. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5179. */
  5180. #if defined(LTDC)
  5181. #define __HAL_RCC_LTDC_CLK_SLEEP_ENABLE() (RCC->APB3LPENR) |= (RCC_APB3LPENR_LTDCLPEN)
  5182. #endif /* LTDC */
  5183. #if defined(DSI)
  5184. #define __HAL_RCC_DSI_CLK_SLEEP_ENABLE() (RCC->APB3LPENR) |= (RCC_APB3LPENR_DSILPEN)
  5185. #endif /*DSI*/
  5186. #define __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE() (RCC->APB3LPENR) |= (RCC_APB3LPENR_WWDG1LPEN)
  5187. #if defined(LTDC)
  5188. #define __HAL_RCC_LTDC_CLK_SLEEP_DISABLE() (RCC->APB3LPENR) &= ~ (RCC_APB3LPENR_LTDCLPEN)
  5189. #endif /* LTDC */
  5190. #if defined(DSI)
  5191. #define __HAL_RCC_DSI_CLK_SLEEP_DISABLE() (RCC->APB3LPENR) &= ~ (RCC_APB3LPENR_DSILPEN)
  5192. #endif /*DSI*/
  5193. #define __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE() (RCC->APB3LPENR) &= ~ (RCC_APB3LPENR_WWDG1LPEN)
  5194. /** @brief Get the enable or disable status of the APB3 peripheral clock during Low Poser (Sleep) mode.
  5195. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5196. * power consumption.
  5197. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5198. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5199. */
  5200. #if defined(LTDC)
  5201. #define __HAL_RCC_LTDC_IS_CLK_SLEEP_ENABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_LTDCLPEN)) != 0U)
  5202. #endif /* LTDC */
  5203. #if defined(DSI)
  5204. #define __HAL_RCC_DSI_IS_CLK_SLEEP_ENABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_DSILPEN)) != 0U)
  5205. #endif /*DSI*/
  5206. #define __HAL_RCC_WWDG1_IS_CLK_SLEEP_ENABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_WWDG1LPEN)) != 0U)
  5207. #if defined(LTDC)
  5208. #define __HAL_RCC_LTDC_IS_CLK_SLEEP_DISABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_LTDCLPEN)) == 0U)
  5209. #endif /* LTDC */
  5210. #if defined(DSI)
  5211. #define __HAL_RCC_DSI_IS_CLK_SLEEP_DISABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_DSILPEN)) == 0U)
  5212. #endif /*DSI*/
  5213. #define __HAL_RCC_WWDG1_IS_CLK_SLEEP_DISABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_WWDG1LPEN)) == 0U)
  5214. /** @brief ENABLE or disable the APB1 peripheral clock during Low Power (Sleep) mode.
  5215. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5216. * power consumption.
  5217. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5218. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5219. */
  5220. #define __HAL_RCC_TIM2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM2LPEN)
  5221. #define __HAL_RCC_TIM3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM3LPEN)
  5222. #define __HAL_RCC_TIM4_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM4LPEN)
  5223. #define __HAL_RCC_TIM5_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM5LPEN)
  5224. #define __HAL_RCC_TIM6_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM6LPEN)
  5225. #define __HAL_RCC_TIM7_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM7LPEN)
  5226. #define __HAL_RCC_TIM12_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM12LPEN)
  5227. #define __HAL_RCC_TIM13_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM13LPEN)
  5228. #define __HAL_RCC_TIM14_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM14LPEN)
  5229. #define __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_LPTIM1LPEN)
  5230. #if defined(DUAL_CORE)
  5231. #define __HAL_RCC_WWDG2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_WWDG2LPEN)
  5232. #endif /*DUAL_CORE*/
  5233. #define __HAL_RCC_SPI2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_SPI2LPEN)
  5234. #define __HAL_RCC_SPI3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_SPI3LPEN)
  5235. #define __HAL_RCC_SPDIFRX_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_SPDIFRXLPEN)
  5236. #define __HAL_RCC_USART2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_USART2LPEN)
  5237. #define __HAL_RCC_USART3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_USART3LPEN)
  5238. #define __HAL_RCC_UART4_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART4LPEN)
  5239. #define __HAL_RCC_UART5_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART5LPEN)
  5240. #define __HAL_RCC_I2C1_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C1LPEN)
  5241. #define __HAL_RCC_I2C2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C2LPEN)
  5242. #define __HAL_RCC_I2C3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C3LPEN)
  5243. #if defined(I2C5)
  5244. #define __HAL_RCC_I2C5_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C5LPEN)
  5245. #endif /* I2C5 */
  5246. #define __HAL_RCC_CEC_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_CECLPEN)
  5247. #define __HAL_RCC_DAC12_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_DAC12LPEN)
  5248. #define __HAL_RCC_UART7_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART7LPEN)
  5249. #define __HAL_RCC_UART8_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART8LPEN)
  5250. #define __HAL_RCC_CRS_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_CRSLPEN)
  5251. #define __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_SWPMILPEN)
  5252. #define __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_OPAMPLPEN)
  5253. #define __HAL_RCC_MDIOS_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_MDIOSLPEN)
  5254. #define __HAL_RCC_FDCAN_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_FDCANLPEN)
  5255. #if defined(TIM23)
  5256. #define __HAL_RCC_TIM23_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_TIM23LPEN)
  5257. #endif /* TIM23 */
  5258. #if defined(TIM24)
  5259. #define __HAL_RCC_TIM24_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_TIM24LPEN)
  5260. #endif /* TIM24 */
  5261. #define __HAL_RCC_TIM2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM2LPEN)
  5262. #define __HAL_RCC_TIM3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM3LPEN)
  5263. #define __HAL_RCC_TIM4_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM4LPEN)
  5264. #define __HAL_RCC_TIM5_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM5LPEN)
  5265. #define __HAL_RCC_TIM6_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM6LPEN)
  5266. #define __HAL_RCC_TIM7_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM7LPEN)
  5267. #define __HAL_RCC_TIM12_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM12LPEN)
  5268. #define __HAL_RCC_TIM13_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM13LPEN)
  5269. #define __HAL_RCC_TIM14_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM14LPEN)
  5270. #define __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_LPTIM1LPEN)
  5271. #if defined(DUAL_CORE)
  5272. #define __HAL_RCC_WWDG2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_WWDG2LPEN)
  5273. #endif /*DUAL_CORE*/
  5274. #define __HAL_RCC_SPI2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI2LPEN)
  5275. #define __HAL_RCC_SPI3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI3LPEN)
  5276. #define __HAL_RCC_SPDIFRX_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPDIFRXLPEN)
  5277. #define __HAL_RCC_USART2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART2LPEN)
  5278. #define __HAL_RCC_USART3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART3LPEN)
  5279. #define __HAL_RCC_UART4_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART4LPEN)
  5280. #define __HAL_RCC_UART5_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART5LPEN)
  5281. #define __HAL_RCC_I2C1_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C1LPEN)
  5282. #define __HAL_RCC_I2C2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C2LPEN)
  5283. #define __HAL_RCC_I2C3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C3LPEN)
  5284. #if defined(I2C5)
  5285. #define __HAL_RCC_I2C5_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C5LPEN)
  5286. #endif /* I2C5 */
  5287. #define __HAL_RCC_CEC_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_CECLPEN)
  5288. #define __HAL_RCC_DAC12_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_DAC12LPEN)
  5289. #define __HAL_RCC_UART7_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART7LPEN)
  5290. #define __HAL_RCC_UART8_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART8LPEN)
  5291. #define __HAL_RCC_CRS_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_CRSLPEN)
  5292. #define __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_SWPMILPEN)
  5293. #define __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_OPAMPLPEN)
  5294. #define __HAL_RCC_MDIOS_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_MDIOSLPEN)
  5295. #define __HAL_RCC_FDCAN_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_FDCANLPEN)
  5296. #if defined(TIM23)
  5297. #define __HAL_RCC_TIM23_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_TIM23LPEN)
  5298. #endif /* TIM23 */
  5299. #if defined(TIM24)
  5300. #define __HAL_RCC_TIM24_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_TIM24LPEN)
  5301. #endif /* TIM24 */
  5302. /** @brief Get the enable or disable status of the APB1 peripheral clock during Low Poser (Sleep) mode.
  5303. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5304. * power consumption.
  5305. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5306. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5307. */
  5308. #define __HAL_RCC_TIM2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM2LPEN)) != 0U)
  5309. #define __HAL_RCC_TIM3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM3LPEN)) != 0U)
  5310. #define __HAL_RCC_TIM4_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM4LPEN)) != 0U)
  5311. #define __HAL_RCC_TIM5_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM5LPEN)) != 0U)
  5312. #define __HAL_RCC_TIM6_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM6LPEN)) != 0U)
  5313. #define __HAL_RCC_TIM7_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM7LPEN)) != 0U)
  5314. #define __HAL_RCC_TIM12_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM12LPEN)) != 0U)
  5315. #define __HAL_RCC_TIM13_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM13LPEN)) != 0U)
  5316. #define __HAL_RCC_TIM14_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM14LPEN)) != 0U)
  5317. #define __HAL_RCC_LPTIM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_LPTIM1LPEN)) != 0U)
  5318. #if defined(DUAL_CORE)
  5319. #define __HAL_RCC_WWDG2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_WWDG2LPEN)) != 0U)
  5320. #endif /*DUAL_CORE*/
  5321. #define __HAL_RCC_SPI2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI2LPEN)) != 0U)
  5322. #define __HAL_RCC_SPI3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI3LPEN)) != 0U)
  5323. #define __HAL_RCC_SPDIFRX_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPDIFRXLPEN)) != 0U)
  5324. #define __HAL_RCC_USART2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART2LPEN)) != 0U)
  5325. #define __HAL_RCC_USART3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART3LPEN)) != 0U)
  5326. #define __HAL_RCC_UART4_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART4LPEN)) != 0U)
  5327. #define __HAL_RCC_UART5_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART5LPEN)) != 0U)
  5328. #define __HAL_RCC_I2C1_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C1LPEN)) != 0U)
  5329. #define __HAL_RCC_I2C2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C2LPEN)) != 0U)
  5330. #define __HAL_RCC_I2C3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C3LPEN)) != 0U)
  5331. #if defined(I2C5)
  5332. #define __HAL_RCC_I2C5_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C5LPEN)) != 0U)
  5333. #endif /* I2C5 */
  5334. #define __HAL_RCC_CEC_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_CECLPEN)) != 0U)
  5335. #define __HAL_RCC_DAC12_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_DAC12LPEN)) != 0U)
  5336. #define __HAL_RCC_UART7_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART7LPEN)) != 0U)
  5337. #define __HAL_RCC_UART8_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART8LPEN)) != 0U)
  5338. #define __HAL_RCC_CRS_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_CRSLPEN)) != 0U)
  5339. #define __HAL_RCC_SWPMI1_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_SWPMILPEN)) != 0U)
  5340. #define __HAL_RCC_OPAMP_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_OPAMPLPEN)) != 0U)
  5341. #define __HAL_RCC_MDIOS_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_MDIOSLPEN)) != 0U)
  5342. #define __HAL_RCC_FDCAN_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_FDCANLPEN)) != 0U)
  5343. #if defined(TIM23)
  5344. #define __HAL_RCC_TIM23_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_TIM23LPEN)) != 0U)
  5345. #endif /* TIM23 */
  5346. #if defined(TIM24)
  5347. #define __HAL_RCC_TIM24_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_TIM24LPEN)) != 0U)
  5348. #endif /* TIM24 */
  5349. #define __HAL_RCC_TIM2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM2LPEN)) == 0U)
  5350. #define __HAL_RCC_TIM3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM3LPEN)) == 0U)
  5351. #define __HAL_RCC_TIM4_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM4LPEN)) == 0U)
  5352. #define __HAL_RCC_TIM5_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM5LPEN)) == 0U)
  5353. #define __HAL_RCC_TIM6_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM6LPEN)) == 0U)
  5354. #define __HAL_RCC_TIM7_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM7LPEN)) == 0U)
  5355. #define __HAL_RCC_TIM12_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM12LPEN)) == 0U)
  5356. #define __HAL_RCC_TIM13_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM13LPEN)) == 0U)
  5357. #define __HAL_RCC_TIM14_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM14LPEN)) == 0U)
  5358. #define __HAL_RCC_LPTIM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_LPTIM1LPEN)) == 0U)
  5359. #if defined(DUAL_CORE)
  5360. #define __HAL_RCC_WWDG2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_WWDG2LPEN)) == 0U)
  5361. #endif /*DUAL_CORE*/
  5362. #define __HAL_RCC_SPI2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI2LPEN)) == 0U)
  5363. #define __HAL_RCC_SPI3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI3LPEN)) == 0U)
  5364. #define __HAL_RCC_SPDIFRX_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPDIFRXLPEN)) == 0U)
  5365. #define __HAL_RCC_USART2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART2LPEN)) == 0U)
  5366. #define __HAL_RCC_USART3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART3LPEN)) == 0U)
  5367. #define __HAL_RCC_UART4_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART4LPEN)) == 0U)
  5368. #define __HAL_RCC_UART5_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART5LPEN)) == 0U)
  5369. #define __HAL_RCC_I2C1_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C1LPEN)) == 0U)
  5370. #define __HAL_RCC_I2C2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C2LPEN)) == 0U)
  5371. #define __HAL_RCC_I2C3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C3LPEN)) == 0U)
  5372. #if defined(I2C5)
  5373. #define __HAL_RCC_I2C5_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C5LPEN)) == 0U)
  5374. #endif /* I2C5 */
  5375. #define __HAL_RCC_CEC_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_CECLPEN)) == 0U)
  5376. #define __HAL_RCC_DAC12_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_DAC12LPEN)) == 0U)
  5377. #define __HAL_RCC_UART7_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART7LPEN)) == 0U)
  5378. #define __HAL_RCC_UART8_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART8LPEN)) == 0U)
  5379. #define __HAL_RCC_CRS_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_CRSLPEN)) == 0U)
  5380. #define __HAL_RCC_SWPMI1_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_SWPMILPEN)) == 0U)
  5381. #define __HAL_RCC_OPAMP_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_OPAMPLPEN)) == 0U)
  5382. #define __HAL_RCC_MDIOS_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_MDIOSLPEN)) == 0U)
  5383. #define __HAL_RCC_FDCAN_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_FDCANLPEN)) == 0U)
  5384. #if defined(TIM23)
  5385. #define __HAL_RCC_TIM23_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_TIM23LPEN)) == 0U)
  5386. #endif /* TIM23 */
  5387. #if defined(TIM24)
  5388. #define __HAL_RCC_TIM24_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_TIM24LPEN)) == 0U)
  5389. #endif /* TIM24 */
  5390. /** @brief ENABLE or disable the APB2 peripheral clock during Low Power (Sleep) mode.
  5391. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5392. * power consumption.
  5393. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5394. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5395. */
  5396. #define __HAL_RCC_TIM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM1LPEN)
  5397. #define __HAL_RCC_TIM8_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM8LPEN)
  5398. #define __HAL_RCC_USART1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_USART1LPEN)
  5399. #define __HAL_RCC_USART6_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_USART6LPEN)
  5400. #if defined(UART9)
  5401. #define __HAL_RCC_UART9_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_UART9LPEN)
  5402. #endif /*UART9*/
  5403. #if defined(USART10)
  5404. #define __HAL_RCC_USART10_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_USART10LPEN)
  5405. #endif /*USART10*/
  5406. #define __HAL_RCC_SPI1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SPI1LPEN)
  5407. #define __HAL_RCC_SPI4_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SPI4LPEN)
  5408. #define __HAL_RCC_TIM15_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM15LPEN)
  5409. #define __HAL_RCC_TIM16_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM16LPEN)
  5410. #define __HAL_RCC_TIM17_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM17LPEN)
  5411. #define __HAL_RCC_SPI5_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SPI5LPEN)
  5412. #define __HAL_RCC_SAI1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SAI1LPEN)
  5413. #if defined(SAI2)
  5414. #define __HAL_RCC_SAI2_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SAI2LPEN)
  5415. #endif /* SAI2 */
  5416. #if defined(SAI3)
  5417. #define __HAL_RCC_SAI3_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SAI3LPEN)
  5418. #endif /*SAI3*/
  5419. #define __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_DFSDM1LPEN)
  5420. #if defined(HRTIM1)
  5421. #define __HAL_RCC_HRTIM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_HRTIMLPEN)
  5422. #endif /*HRTIM1*/
  5423. #define __HAL_RCC_TIM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM1LPEN)
  5424. #define __HAL_RCC_TIM8_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM8LPEN)
  5425. #define __HAL_RCC_USART1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_USART1LPEN)
  5426. #define __HAL_RCC_USART6_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_USART6LPEN)
  5427. #if defined(UART9)
  5428. #define __HAL_RCC_UART9_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_UART9LPEN)
  5429. #endif /*UART9*/
  5430. #if defined(USART10)
  5431. #define __HAL_RCC_USART10_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_USART10LPEN)
  5432. #endif /*USART10*/
  5433. #define __HAL_RCC_SPI1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI1LPEN)
  5434. #define __HAL_RCC_SPI4_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI4LPEN)
  5435. #define __HAL_RCC_TIM15_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM15LPEN)
  5436. #define __HAL_RCC_TIM16_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM16LPEN)
  5437. #define __HAL_RCC_TIM17_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM17LPEN)
  5438. #define __HAL_RCC_SPI5_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI5LPEN)
  5439. #define __HAL_RCC_SAI1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI1LPEN)
  5440. #if defined(SAI2)
  5441. #define __HAL_RCC_SAI2_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI2LPEN)
  5442. #endif /* SAI2 */
  5443. #if defined(SAI3)
  5444. #define __HAL_RCC_SAI3_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI3LPEN)
  5445. #endif /*SAI3*/
  5446. #define __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_DFSDM1LPEN)
  5447. #if defined(HRTIM1)
  5448. #define __HAL_RCC_HRTIM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_HRTIMLPEN)
  5449. #endif /*HRTIM1*/
  5450. /** @brief Get the enable or disable status of the APB2 peripheral clock during Low Poser (Sleep) mode.
  5451. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5452. * power consumption.
  5453. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5454. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5455. */
  5456. #define __HAL_RCC_TIM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM1LPEN)) != 0U)
  5457. #define __HAL_RCC_TIM8_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM8LPEN)) != 0U)
  5458. #define __HAL_RCC_USART1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART1LPEN)) != 0U)
  5459. #define __HAL_RCC_USART6_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART6LPEN)) != 0U)
  5460. #if defined(UART9)
  5461. #define __HAL_RCC_UART9_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_UART9LPEN)) != 0U)
  5462. #endif /*UART9*/
  5463. #if defined(USART10)
  5464. #define __HAL_RCC_USART10_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART10LPEN)) != 0U)
  5465. #endif /*USART10*/
  5466. #define __HAL_RCC_SPI1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI1LPEN)) != 0U)
  5467. #define __HAL_RCC_SPI4_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI4LPEN)) != 0U)
  5468. #define __HAL_RCC_TIM15_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM15LPEN)) != 0U)
  5469. #define __HAL_RCC_TIM16_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM16LPEN)) != 0U)
  5470. #define __HAL_RCC_TIM17_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM17LPEN)) != 0U)
  5471. #define __HAL_RCC_SPI5_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI5LPEN)) != 0U)
  5472. #define __HAL_RCC_SAI1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI1LPEN)) != 0U)
  5473. #if defined(SAI2)
  5474. #define __HAL_RCC_SAI2_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI2LPEN)) != 0U)
  5475. #endif /* SAI2 */
  5476. #if defined(SAI3)
  5477. #define __HAL_RCC_SAI3_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI3LPEN)) != 0U)
  5478. #endif /*SAI3*/
  5479. #define __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_DFSDM1LPEN)) != 0U)
  5480. #if defined(HRTIM1)
  5481. #define __HAL_RCC_HRTIM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_HRTIMLPEN)) != 0U)
  5482. #endif /*HRTIM1*/
  5483. #define __HAL_RCC_TIM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM1LPEN)) == 0U)
  5484. #define __HAL_RCC_TIM8_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM8LPEN)) == 0U)
  5485. #define __HAL_RCC_USART1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART1LPEN)) == 0U)
  5486. #define __HAL_RCC_USART6_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART6LPEN)) == 0U)
  5487. #if defined(UART9)
  5488. #define __HAL_RCC_USART9_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART9LPEN)) == 0U)
  5489. #endif /*UART9*/
  5490. #if defined(USART10)
  5491. #define __HAL_RCC_USART10_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART10LPEN)) == 0U)
  5492. #endif /*USART10*/
  5493. #define __HAL_RCC_SPI1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI1LPEN)) == 0U)
  5494. #define __HAL_RCC_SPI4_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI4LPEN)) == 0U)
  5495. #define __HAL_RCC_TIM15_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM15LPEN)) == 0U)
  5496. #define __HAL_RCC_TIM16_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM16LPEN)) == 0U)
  5497. #define __HAL_RCC_TIM17_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM17LPEN)) == 0U)
  5498. #define __HAL_RCC_SPI5_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI5LPEN)) == 0U)
  5499. #define __HAL_RCC_SAI1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI1LPEN)) == 0U)
  5500. #if defined(SAI2)
  5501. #define __HAL_RCC_SAI2_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI2LPEN)) == 0U)
  5502. #endif /* SAI2 */
  5503. #if defined(SAI3)
  5504. #define __HAL_RCC_SAI3_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI3LPEN)) == 0U)
  5505. #endif /*SAI3*/
  5506. #define __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_DFSDM1LPEN)) == 0U)
  5507. #if defined(HRTIM1)
  5508. #define __HAL_RCC_HRTIM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_HRTIMLPEN)) == 0U)
  5509. #endif /*HRTIM1*/
  5510. /** @brief ENABLE or disable the APB4 peripheral clock during Low Power (Sleep) mode.
  5511. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5512. * power consumption.
  5513. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5514. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5515. */
  5516. #define __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_SYSCFGLPEN)
  5517. #define __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPUART1LPEN)
  5518. #define __HAL_RCC_SPI6_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_SPI6LPEN)
  5519. #define __HAL_RCC_I2C4_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_I2C4LPEN)
  5520. #define __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM2LPEN)
  5521. #define __HAL_RCC_LPTIM3_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM3LPEN)
  5522. #if defined(LPTIM4)
  5523. #define __HAL_RCC_LPTIM4_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM4LPEN)
  5524. #endif /*LPTIM4*/
  5525. #if defined(LPTIM5)
  5526. #define __HAL_RCC_LPTIM5_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM5LPEN)
  5527. #endif /*LPTIM5*/
  5528. #if defined(DAC2)
  5529. #define __HAL_RCC_DAC2_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_DAC2LPEN)
  5530. #endif /*DAC2*/
  5531. #define __HAL_RCC_COMP12_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_COMP12LPEN)
  5532. #define __HAL_RCC_VREF_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_VREFLPEN)
  5533. #define __HAL_RCC_RTC_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_RTCAPBLPEN)
  5534. #if defined(SAI4)
  5535. #define __HAL_RCC_SAI4_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_SAI4LPEN)
  5536. #endif /*SAI4*/
  5537. #if defined(DTS)
  5538. #define __HAL_RCC_DTS_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_DTSLPEN)
  5539. #endif /*DTS*/
  5540. #if defined(DFSDM2_BASE)
  5541. #define __HAL_RCC_DFSDM2_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_DFSDM2LPEN)
  5542. #endif /*DFSDM2*/
  5543. #define __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_SYSCFGLPEN)
  5544. #define __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPUART1LPEN)
  5545. #define __HAL_RCC_SPI6_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_SPI6LPEN)
  5546. #define __HAL_RCC_I2C4_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_I2C4LPEN)
  5547. #define __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM2LPEN)
  5548. #define __HAL_RCC_LPTIM3_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM3LPEN)
  5549. #if defined(LPTIM4)
  5550. #define __HAL_RCC_LPTIM4_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM4LPEN)
  5551. #endif /*LPTIM4*/
  5552. #if defined(LPTIM5)
  5553. #define __HAL_RCC_LPTIM5_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM5LPEN)
  5554. #endif /*LPTIM5*/
  5555. #if defined(DAC2)
  5556. #define __HAL_RCC_DAC2_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_DAC2LPEN)
  5557. #endif /*DAC2*/
  5558. #define __HAL_RCC_COMP12_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_COMP12LPEN)
  5559. #define __HAL_RCC_VREF_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_VREFLPEN)
  5560. #define __HAL_RCC_RTC_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_RTCAPBLPEN)
  5561. #if defined(SAI4)
  5562. #define __HAL_RCC_SAI4_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_SAI4LPEN)
  5563. #endif /*SAI4*/
  5564. #if defined(DTS)
  5565. #define __HAL_RCC_DTS_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_DTSLPEN)
  5566. #endif /*DTS*/
  5567. #if defined(DFSDM2_BASE)
  5568. #define __HAL_RCC_DFSDM2_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_DFSDM2LPEN)
  5569. #endif /*DFSDM2*/
  5570. /** @brief Get the enable or disable status of the APB4 peripheral clock during Low Poser (Sleep) mode.
  5571. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5572. * power consumption.
  5573. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5574. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5575. */
  5576. #define __HAL_RCC_SYSCFG_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SYSCFGLPEN)) != 0U)
  5577. #define __HAL_RCC_LPUART1_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPUART1LPEN)) != 0U)
  5578. #define __HAL_RCC_SPI6_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SPI6LPEN)) != 0U)
  5579. #define __HAL_RCC_I2C4_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_I2C4LPEN)) != 0U)
  5580. #define __HAL_RCC_LPTIM2_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM2LPEN)) != 0U)
  5581. #define __HAL_RCC_LPTIM3_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM3LPEN)) != 0U)
  5582. #if defined(LPTIM4)
  5583. #define __HAL_RCC_LPTIM4_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM4LPEN)) != 0U)
  5584. #endif /*LPTIM4*/
  5585. #if defined(LPTIM5)
  5586. #define __HAL_RCC_LPTIM5_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM5LPEN)) != 0U)
  5587. #endif /*LPTIM5*/
  5588. #if defined(DAC2)
  5589. #define __HAL_RCC_DAC2_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_DAC2LPEN)) != 0U)
  5590. #endif /*DAC2*/
  5591. #define __HAL_RCC_COMP12_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_COMP12LPEN)) != 0U)
  5592. #define __HAL_RCC_VREF_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_VREFLPEN)) != 0U)
  5593. #define __HAL_RCC_RTC_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_RTCAPBLPEN)) != 0U)
  5594. #if defined(SAI4)
  5595. #define __HAL_RCC_SAI4_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SAI4LPEN)) != 0U)
  5596. #endif /*SAI4*/
  5597. #if defined(DTS)
  5598. #define __HAL_RCC_DTS_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_DTSLPEN)) != 0U)
  5599. #endif /*DTS*/
  5600. #if defined(DFSDM2_BASE)
  5601. #define __HAL_RCC_DFSDM2_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_DFSDM2LPEN)) != 0U)
  5602. #endif /*DFSDM2*/
  5603. #define __HAL_RCC_SYSCFG_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SYSCFGLPEN)) == 0U)
  5604. #define __HAL_RCC_LPUART1_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPUART1LPEN)) == 0U)
  5605. #define __HAL_RCC_SPI6_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SPI6LPEN)) == 0U)
  5606. #define __HAL_RCC_I2C4_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_I2C4LPEN)) == 0U)
  5607. #define __HAL_RCC_LPTIM2_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM2LPEN)) == 0U)
  5608. #define __HAL_RCC_LPTIM3_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM3LPEN)) == 0U)
  5609. #if defined(LPTIM4)
  5610. #define __HAL_RCC_LPTIM4_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM4LPEN)) == 0U)
  5611. #endif /*LPTIM4*/
  5612. #if defined(LPTIM5)
  5613. #define __HAL_RCC_LPTIM5_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM5LPEN)) == 0U)
  5614. #endif /*LPTIM5*/
  5615. #if defined(DAC2)
  5616. #define __HAL_RCC_DAC2_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_DAC2LPEN)) == 0U)
  5617. #endif /*DAC2*/
  5618. #define __HAL_RCC_COMP12_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_COMP12LPEN)) == 0U)
  5619. #define __HAL_RCC_VREF_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_VREFLPEN)) == 0U)
  5620. #define __HAL_RCC_RTC_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_RTCAPBLPEN)) == 0U)
  5621. #if defined(SAI4)
  5622. #define __HAL_RCC_SAI4_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SAI4LPEN)) == 0U)
  5623. #endif /*SAI4*/
  5624. #if defined(DTS)
  5625. #define __HAL_RCC_DTS_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_DTSLPEN)) == 0U)
  5626. #endif /*DTS*/
  5627. #if defined(DFSDM2_BASE)
  5628. #define __HAL_RCC_DFSDM2_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_DFSDM2LPEN)) == 0U)
  5629. #endif /*DFSDM2*/
  5630. #if defined(DUAL_CORE)
  5631. /** @brief Enable or disable the RCC_C1 AHB3 peripheral clock during Low Power (Sleep) mode.
  5632. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5633. * power consumption.
  5634. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5635. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5636. */
  5637. #define __HAL_RCC_C1_MDMA_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_MDMALPEN))
  5638. #define __HAL_RCC_C1_DMA2D_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_DMA2DLPEN))
  5639. #define __HAL_RCC_C1_JPGDEC_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_JPGDECLPEN))
  5640. #define __HAL_RCC_C1_FLASH_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_FLASHLPEN))
  5641. #define __HAL_RCC_C1_FMC_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_FMCLPEN))
  5642. #define __HAL_RCC_C1_QSPI_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_QSPILPEN))
  5643. #define __HAL_RCC_C1_SDMMC1_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_SDMMC1LPEN))
  5644. #define __HAL_RCC_C1_DTCM1_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_DTCM1LPEN))
  5645. #define __HAL_RCC_C1_DTCM2_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_DTCM2LPEN))
  5646. #define __HAL_RCC_C1_ITCM_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_ITCMLPEN))
  5647. #define __HAL_RCC_C1_D1SRAM1_CLK_SLEEP_ENABLE() (RCC_C1->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAMLPEN))
  5648. #define __HAL_RCC_C1_MDMA_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_MDMALPEN))
  5649. #define __HAL_RCC_C1_DMA2D_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_DMA2DLPEN))
  5650. #define __HAL_RCC_C1_JPGDEC_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_JPGDECLPEN))
  5651. #define __HAL_RCC_C1_FLASH_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_FLASHLPEN))
  5652. #define __HAL_RCC_C1_FMC_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_FMCLPEN))
  5653. #define __HAL_RCC_C1_QSPI_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_QSPILPEN))
  5654. #define __HAL_RCC_C1_SDMMC1_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_SDMMC1LPEN))
  5655. #define __HAL_RCC_C1_DTCM1_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM1LPEN))
  5656. #define __HAL_RCC_C1_DTCM2_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM2LPEN))
  5657. #define __HAL_RCC_C1_ITCM_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_ITCMLPEN))
  5658. #define __HAL_RCC_C1_D1SRAM1_CLK_SLEEP_DISABLE() (RCC_C1->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAMLPEN))
  5659. /** @brief ENABLE or disable the AHB1 peripheral clock during Low Power (Sleep) mode.
  5660. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5661. * power consumption.
  5662. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5663. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5664. */
  5665. #define __HAL_RCC_C1_DMA1_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_DMA1LPEN))
  5666. #define __HAL_RCC_C1_DMA2_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_DMA2LPEN))
  5667. #define __HAL_RCC_C1_ADC12_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_ADC12LPEN))
  5668. #define __HAL_RCC_C1_ETH1MAC_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_ETH1MACLPEN))
  5669. #define __HAL_RCC_C1_ETH1TX_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_ETH1TXLPEN))
  5670. #define __HAL_RCC_C1_ETH1RX_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_ETH1RXLPEN))
  5671. #define __HAL_RCC_C1_USB1_OTG_HS_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSLPEN))
  5672. #define __HAL_RCC_C1_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSULPILPEN))
  5673. #define __HAL_RCC_C1_USB2_OTG_FS_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSLPEN))
  5674. #define __HAL_RCC_C1_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE() (RCC_C1->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSULPILPEN))
  5675. #define __HAL_RCC_C1_DMA1_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA1LPEN))
  5676. #define __HAL_RCC_C1_DMA2_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA2LPEN))
  5677. #define __HAL_RCC_C1_ADC12_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_ADC12LPEN))
  5678. #define __HAL_RCC_C1_ETH1MAC_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1MACLPEN))
  5679. #define __HAL_RCC_C1_ETH1TX_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1TXLPEN))
  5680. #define __HAL_RCC_C1_ETH1RX_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1RXLPEN))
  5681. #define __HAL_RCC_C1_USB1_OTG_HS_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSLPEN))
  5682. #define __HAL_RCC_C1_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSULPILPEN))
  5683. #define __HAL_RCC_C1_USB2_OTG_FS_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSLPEN))
  5684. #define __HAL_RCC_C1_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE() (RCC_C1->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSULPILPEN))
  5685. /** @brief ENABLE or disable the AHB2 peripheral clock during Low Power (Sleep) mode.
  5686. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5687. * power consumption.
  5688. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5689. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5690. */
  5691. #define __HAL_RCC_C1_DCMI_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_DCMILPEN))
  5692. #if defined(CRYP)
  5693. #define __HAL_RCC_C1_CRYP_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_CRYPLPEN))
  5694. #endif /* CRYP */
  5695. #if defined(HASH)
  5696. #define __HAL_RCC_C1_HASH_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_HASHLPEN))
  5697. #endif /* HASH */
  5698. #define __HAL_RCC_C1_RNG_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_RNGLPEN))
  5699. #define __HAL_RCC_C1_SDMMC2_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_SDMMC2LPEN))
  5700. #define __HAL_RCC_C1_D2SRAM1_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM1LPEN))
  5701. #define __HAL_RCC_C1_D2SRAM2_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM2LPEN))
  5702. #define __HAL_RCC_C1_D2SRAM3_CLK_SLEEP_ENABLE() (RCC_C1->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM3LPEN))
  5703. #define __HAL_RCC_C1_DCMI_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_DCMILPEN))
  5704. #if defined(CRYP)
  5705. #define __HAL_RCC_C1_CRYP_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_CRYPLPEN))
  5706. #endif /* CRYP */
  5707. #if defined(HASH)
  5708. #define __HAL_RCC_C1_HASH_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_HASHLPEN))
  5709. #endif /* HASH */
  5710. #define __HAL_RCC_C1_RNG_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_RNGLPEN))
  5711. #define __HAL_RCC_C1_SDMMC2_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_SDMMC2LPEN))
  5712. #define __HAL_RCC_C1_D2SRAM1_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM1LPEN))
  5713. #define __HAL_RCC_C1_D2SRAM2_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM2LPEN))
  5714. #define __HAL_RCC_C1_D2SRAM3_CLK_SLEEP_DISABLE() (RCC_C1->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM3LPEN))
  5715. /** @brief ENABLE or disable the AHB4 peripheral clock during Low Power (Sleep) mode.
  5716. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5717. * power consumption.
  5718. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5719. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5720. */
  5721. #define __HAL_RCC_C1_GPIOA_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOALPEN)
  5722. #define __HAL_RCC_C1_GPIOB_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOBLPEN)
  5723. #define __HAL_RCC_C1_GPIOC_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOCLPEN)
  5724. #define __HAL_RCC_C1_GPIOD_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIODLPEN)
  5725. #define __HAL_RCC_C1_GPIOE_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOELPEN)
  5726. #define __HAL_RCC_C1_GPIOF_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOFLPEN)
  5727. #define __HAL_RCC_C1_GPIOG_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOGLPEN)
  5728. #define __HAL_RCC_C1_GPIOH_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOHLPEN)
  5729. #define __HAL_RCC_C1_GPIOI_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOILPEN)
  5730. #define __HAL_RCC_C1_GPIOJ_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOJLPEN)
  5731. #define __HAL_RCC_C1_GPIOK_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOKLPEN)
  5732. #define __HAL_RCC_C1_CRC_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_CRCLPEN)
  5733. #define __HAL_RCC_C1_BDMA_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_BDMALPEN)
  5734. #define __HAL_RCC_C1_ADC3_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_ADC3LPEN)
  5735. #define __HAL_RCC_C1_BKPRAM_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR) |= (RCC_AHB4LPENR_BKPRAMLPEN)
  5736. #define __HAL_RCC_C1_D3SRAM1_CLK_SLEEP_ENABLE() (RCC_C1->AHB4LPENR |= (RCC_AHB4LPENR_D3SRAM1LPEN))
  5737. #define __HAL_RCC_C1_GPIOA_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOALPEN)
  5738. #define __HAL_RCC_C1_GPIOB_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOBLPEN)
  5739. #define __HAL_RCC_C1_GPIOC_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOCLPEN)
  5740. #define __HAL_RCC_C1_GPIOD_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIODLPEN)
  5741. #define __HAL_RCC_C1_GPIOE_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOELPEN)
  5742. #define __HAL_RCC_C1_GPIOF_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOFLPEN)
  5743. #define __HAL_RCC_C1_GPIOG_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOGLPEN)
  5744. #define __HAL_RCC_C1_GPIOH_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOHLPEN)
  5745. #define __HAL_RCC_C1_GPIOI_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOILPEN)
  5746. #define __HAL_RCC_C1_GPIOJ_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOJLPEN)
  5747. #define __HAL_RCC_C1_GPIOK_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOKLPEN)
  5748. #define __HAL_RCC_C1_CRC_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_CRCLPEN)
  5749. #define __HAL_RCC_C1_BDMA_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BDMALPEN)
  5750. #define __HAL_RCC_C1_ADC3_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_ADC3LPEN)
  5751. #define __HAL_RCC_C1_BKPRAM_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BKPRAMLPEN)
  5752. #define __HAL_RCC_C1_D3SRAM1_CLK_SLEEP_DISABLE() (RCC_C1->AHB4LPENR &= ~ (RCC_AHB4LPENR_D3SRAM1LPEN))
  5753. /** @brief ENABLE or disable the APB3 peripheral clock during Low Power (Sleep) mode.
  5754. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5755. * power consumption.
  5756. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5757. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5758. */
  5759. #define __HAL_RCC_C1_LTDC_CLK_SLEEP_ENABLE() (RCC_C1->APB3LPENR) |= (RCC_APB3LPENR_LTDCLPEN)
  5760. #define __HAL_RCC_C1_DSI_CLK_SLEEP_ENABLE() (RCC_C1->APB3LPENR) |= (RCC_APB3LPENR_DSILPEN)
  5761. #define __HAL_RCC_C1_WWDG1_CLK_SLEEP_ENABLE() (RCC_C1->APB3LPENR) |= (RCC_APB3LPENR_WWDG1LPEN)
  5762. #define __HAL_RCC_C1_LTDC_CLK_SLEEP_DISABLE() (RCC_C1->APB3LPENR) &= ~ (RCC_APB3LPENR_LTDCLPEN)
  5763. #define __HAL_RCC_C1_DSI_CLK_SLEEP_DISABLE() (RCC_C1->APB3LPENR) &= ~ (RCC_APB3LPENR_DSILPEN)
  5764. #define __HAL_RCC_C1_WWDG1_CLK_SLEEP_DISABLE() (RCC_C1->APB3LPENR) &= ~ (RCC_APB3LPENR_WWDG1LPEN)
  5765. /** @brief ENABLE or disable the APB1 peripheral clock during Low Power (Sleep) mode.
  5766. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5767. * power consumption.
  5768. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5769. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5770. */
  5771. #define __HAL_RCC_C1_TIM2_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM2LPEN)
  5772. #define __HAL_RCC_C1_TIM3_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM3LPEN)
  5773. #define __HAL_RCC_C1_TIM4_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM4LPEN)
  5774. #define __HAL_RCC_C1_TIM5_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM5LPEN)
  5775. #define __HAL_RCC_C1_TIM6_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM6LPEN)
  5776. #define __HAL_RCC_C1_TIM7_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM7LPEN)
  5777. #define __HAL_RCC_C1_TIM12_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM12LPEN)
  5778. #define __HAL_RCC_C1_TIM13_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM13LPEN)
  5779. #define __HAL_RCC_C1_TIM14_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_TIM14LPEN)
  5780. #define __HAL_RCC_C1_LPTIM1_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_LPTIM1LPEN)
  5781. #define __HAL_RCC_C1_WWDG2_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_WWDG2LPEN)
  5782. #define __HAL_RCC_C1_SPI2_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_SPI2LPEN)
  5783. #define __HAL_RCC_C1_SPI3_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_SPI3LPEN)
  5784. #define __HAL_RCC_C1_SPDIFRX_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_SPDIFRXLPEN)
  5785. #define __HAL_RCC_C1_USART2_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_USART2LPEN)
  5786. #define __HAL_RCC_C1_USART3_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_USART3LPEN)
  5787. #define __HAL_RCC_C1_UART4_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_UART4LPEN)
  5788. #define __HAL_RCC_C1_UART5_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_UART5LPEN)
  5789. #define __HAL_RCC_C1_I2C1_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_I2C1LPEN)
  5790. #define __HAL_RCC_C1_I2C2_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_I2C2LPEN)
  5791. #define __HAL_RCC_C1_I2C3_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_I2C3LPEN)
  5792. #define __HAL_RCC_C1_CEC_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_CECLPEN)
  5793. #define __HAL_RCC_C1_DAC12_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_DAC12LPEN)
  5794. #define __HAL_RCC_C1_UART7_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_UART7LPEN)
  5795. #define __HAL_RCC_C1_UART8_CLK_SLEEP_ENABLE() (RCC_C1->APB1LLPENR) |= (RCC_APB1LLPENR_UART8LPEN)
  5796. #define __HAL_RCC_C1_CRS_CLK_SLEEP_ENABLE() (RCC_C1->APB1HLPENR) |= (RCC_APB1HLPENR_CRSLPEN)
  5797. #define __HAL_RCC_C1_SWPMI_CLK_SLEEP_ENABLE() (RCC_C1->APB1HLPENR) |= (RCC_APB1HLPENR_SWPMILPEN)
  5798. #define __HAL_RCC_C1_OPAMP_CLK_SLEEP_ENABLE() (RCC_C1->APB1HLPENR) |= (RCC_APB1HLPENR_OPAMPLPEN)
  5799. #define __HAL_RCC_C1_MDIOS_CLK_SLEEP_ENABLE() (RCC_C1->APB1HLPENR) |= (RCC_APB1HLPENR_MDIOSLPEN)
  5800. #define __HAL_RCC_C1_FDCAN_CLK_SLEEP_ENABLE() (RCC_C1->APB1HLPENR) |= (RCC_APB1HLPENR_FDCANLPEN)
  5801. #define __HAL_RCC_C1_TIM2_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM2LPEN)
  5802. #define __HAL_RCC_C1_TIM3_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM3LPEN)
  5803. #define __HAL_RCC_C1_TIM4_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM4LPEN)
  5804. #define __HAL_RCC_C1_TIM5_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM5LPEN)
  5805. #define __HAL_RCC_C1_TIM6_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM6LPEN)
  5806. #define __HAL_RCC_C1_TIM7_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM7LPEN)
  5807. #define __HAL_RCC_C1_TIM12_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM12LPEN)
  5808. #define __HAL_RCC_C1_TIM13_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM13LPEN)
  5809. #define __HAL_RCC_C1_TIM14_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM14LPEN)
  5810. #define __HAL_RCC_C1_LPTIM1_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_LPTIM1LPEN)
  5811. #define __HAL_RCC_C1_WWDG2_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_WWDG2LPEN)
  5812. #define __HAL_RCC_C1_SPI2_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI2LPEN)
  5813. #define __HAL_RCC_C1_SPI3_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI3LPEN)
  5814. #define __HAL_RCC_C1_SPDIFRX_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPDIFRXLPEN)
  5815. #define __HAL_RCC_C1_USART2_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART2LPEN)
  5816. #define __HAL_RCC_C1_USART3_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART3LPEN)
  5817. #define __HAL_RCC_C1_UART4_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART4LPEN)
  5818. #define __HAL_RCC_C1_UART5_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART5LPEN)
  5819. #define __HAL_RCC_C1_I2C1_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C1LPEN)
  5820. #define __HAL_RCC_C1_I2C2_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C2LPEN)
  5821. #define __HAL_RCC_C1_I2C3_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C3LPEN)
  5822. #define __HAL_RCC_C1_CEC_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_CECLPEN)
  5823. #define __HAL_RCC_C1_DAC12_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_DAC12LPEN)
  5824. #define __HAL_RCC_C1_UART7_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART7LPEN)
  5825. #define __HAL_RCC_C1_UART8_CLK_SLEEP_DISABLE() (RCC_C1->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART8LPEN)
  5826. #define __HAL_RCC_C1_CRS_CLK_SLEEP_DISABLE() (RCC_C1->APB1HLPENR) &= ~ (RCC_APB1HLPENR_CRSLPEN)
  5827. #define __HAL_RCC_C1_SWPMI_CLK_SLEEP_DISABLE() (RCC_C1->APB1HLPENR) &= ~ (RCC_APB1HLPENR_SWPMILPEN)
  5828. #define __HAL_RCC_C1_OPAMP_CLK_SLEEP_DISABLE() (RCC_C1->APB1HLPENR) &= ~ (RCC_APB1HLPENR_OPAMPLPEN)
  5829. #define __HAL_RCC_C1_MDIOS_CLK_SLEEP_DISABLE() (RCC_C1->APB1HLPENR) &= ~ (RCC_APB1HLPENR_MDIOSLPEN)
  5830. #define __HAL_RCC_C1_FDCAN_CLK_SLEEP_DISABLE() (RCC_C1->APB1HLPENR) &= ~ (RCC_APB1HLPENR_FDCANLPEN)
  5831. /** @brief ENABLE or disable the APB2 peripheral clock during Low Power (Sleep) mode.
  5832. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5833. * power consumption.
  5834. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5835. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5836. */
  5837. #define __HAL_RCC_C1_TIM1_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_TIM1LPEN)
  5838. #define __HAL_RCC_C1_TIM8_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_TIM8LPEN)
  5839. #define __HAL_RCC_C1_USART1_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_USART1LPEN)
  5840. #define __HAL_RCC_C1_USART6_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_USART6LPEN)
  5841. #define __HAL_RCC_C1_SPI1_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_SPI1LPEN)
  5842. #define __HAL_RCC_C1_SPI4_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_SPI4LPEN)
  5843. #define __HAL_RCC_C1_TIM15_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_TIM15LPEN)
  5844. #define __HAL_RCC_C1_TIM16_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_TIM16LPEN)
  5845. #define __HAL_RCC_C1_TIM17_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_TIM17LPEN)
  5846. #define __HAL_RCC_C1_SPI5_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_SPI5LPEN)
  5847. #define __HAL_RCC_C1_SAI1_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_SAI1LPEN)
  5848. #define __HAL_RCC_C1_SAI2_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_SAI2LPEN)
  5849. #define __HAL_RCC_C1_SAI3_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_SAI3LPEN)
  5850. #define __HAL_RCC_C1_DFSDM1_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_DFSDM1LPEN)
  5851. #define __HAL_RCC_C1_HRTIM1_CLK_SLEEP_ENABLE() (RCC_C1->APB2LPENR) |= (RCC_APB2LPENR_HRTIMLPEN)
  5852. #define __HAL_RCC_C1_TIM1_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM1LPEN)
  5853. #define __HAL_RCC_C1_TIM8_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM8LPEN)
  5854. #define __HAL_RCC_C1_USART1_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_USART1LPEN)
  5855. #define __HAL_RCC_C1_USART6_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_USART6LPEN)
  5856. #define __HAL_RCC_C1_SPI1_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI1LPEN)
  5857. #define __HAL_RCC_C1_SPI4_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI4LPEN)
  5858. #define __HAL_RCC_C1_TIM15_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM15LPEN)
  5859. #define __HAL_RCC_C1_TIM16_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM16LPEN)
  5860. #define __HAL_RCC_C1_TIM17_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM17LPEN)
  5861. #define __HAL_RCC_C1_SPI5_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI5LPEN)
  5862. #define __HAL_RCC_C1_SAI1_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI1LPEN)
  5863. #define __HAL_RCC_C1_SAI2_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI2LPEN)
  5864. #define __HAL_RCC_C1_SAI3_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI3LPEN)
  5865. #define __HAL_RCC_C1_DFSDM1_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_DFSDM1LPEN)
  5866. #define __HAL_RCC_C1_HRTIM1_CLK_SLEEP_DISABLE() (RCC_C1->APB2LPENR) &= ~ (RCC_APB2LPENR_HRTIMLPEN)
  5867. /** @brief ENABLE or disable the APB4 peripheral clock during Low Power (Sleep) mode.
  5868. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5869. * power consumption.
  5870. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5871. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5872. */
  5873. #define __HAL_RCC_C1_SYSCFG_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_SYSCFGLPEN)
  5874. #define __HAL_RCC_C1_LPUART1_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_LPUART1LPEN)
  5875. #define __HAL_RCC_C1_SPI6_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_SPI6LPEN)
  5876. #define __HAL_RCC_C1_I2C4_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_I2C4LPEN)
  5877. #define __HAL_RCC_C1_LPTIM2_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_LPTIM2LPEN)
  5878. #define __HAL_RCC_C1_LPTIM3_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_LPTIM3LPEN)
  5879. #define __HAL_RCC_C1_LPTIM4_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_LPTIM4LPEN)
  5880. #define __HAL_RCC_C1_LPTIM5_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_LPTIM5LPEN)
  5881. #define __HAL_RCC_C1_COMP12_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_COMP12LPEN)
  5882. #define __HAL_RCC_C1_VREF_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_VREFLPEN)
  5883. #define __HAL_RCC_C1_SAI4_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_SAI4LPEN)
  5884. #define __HAL_RCC_C1_RTC_CLK_SLEEP_ENABLE() (RCC_C1->APB4LPENR) |= (RCC_APB4LPENR_RTCAPBLPEN)
  5885. #define __HAL_RCC_C1_SYSCFG_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_SYSCFGLPEN)
  5886. #define __HAL_RCC_C1_LPUART1_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_LPUART1LPEN)
  5887. #define __HAL_RCC_C1_SPI6_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_SPI6LPEN)
  5888. #define __HAL_RCC_C1_I2C4_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_I2C4LPEN)
  5889. #define __HAL_RCC_C1_LPTIM2_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM2LPEN)
  5890. #define __HAL_RCC_C1_LPTIM3_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM3LPEN)
  5891. #define __HAL_RCC_C1_LPTIM4_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM4LPEN)
  5892. #define __HAL_RCC_C1_LPTIM5_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM5LPEN)
  5893. #define __HAL_RCC_C1_COMP12_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_COMP12LPEN)
  5894. #define __HAL_RCC_C1_VREF_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_VREFLPEN)
  5895. #define __HAL_RCC_C1_SAI4_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_SAI4LPEN)
  5896. #define __HAL_RCC_C1_RTC_CLK_SLEEP_DISABLE() (RCC_C1->APB4LPENR) &= ~ (RCC_APB4LPENR_RTCAPBLPEN)
  5897. /** @brief Enable or disable the RCC_C2 AHB3 peripheral clock during Low Power (Sleep) mode.
  5898. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5899. * power consumption.
  5900. * @note After wakeup from SLEEP mode, the peripheral clock is enabled again.
  5901. * @note By default, all peripheral clocks are enabled during SLEEP mode.
  5902. */
  5903. #define __HAL_RCC_C2_MDMA_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_MDMALPEN))
  5904. #define __HAL_RCC_C2_DMA2D_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_DMA2DLPEN))
  5905. #define __HAL_RCC_C2_JPGDEC_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_JPGDECLPEN))
  5906. #define __HAL_RCC_C2_FLASH_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_FLASHLPEN))
  5907. #define __HAL_RCC_C2_FMC_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_FMCLPEN))
  5908. #define __HAL_RCC_C2_QSPI_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_QSPILPEN))
  5909. #define __HAL_RCC_C2_SDMMC1_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_SDMMC1LPEN))
  5910. #define __HAL_RCC_C2_DTCM1_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_DTCM1LPEN))
  5911. #define __HAL_RCC_C2_DTCM2_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_DTCM2LPEN))
  5912. #define __HAL_RCC_C2_ITCM_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_ITCMLPEN))
  5913. #define __HAL_RCC_C2_D1SRAM1_CLK_SLEEP_ENABLE() (RCC_C2->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAMLPEN))
  5914. #define __HAL_RCC_C2_MDMA_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_MDMALPEN))
  5915. #define __HAL_RCC_C2_DMA2D_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_DMA2DLPEN))
  5916. #define __HAL_RCC_C2_JPGDEC_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_JPGDECLPEN))
  5917. #define __HAL_RCC_C2_FLASH_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_FLASHLPEN))
  5918. #define __HAL_RCC_C2_FMC_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_FMCLPEN))
  5919. #define __HAL_RCC_C2_QSPI_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_QSPILPEN))
  5920. #define __HAL_RCC_C2_SDMMC1_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_SDMMC1LPEN))
  5921. #define __HAL_RCC_C2_DTCM1_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM1LPEN))
  5922. #define __HAL_RCC_C2_DTCM2_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM2LPEN))
  5923. #define __HAL_RCC_C2_ITCM_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_ITCMLPEN))
  5924. #define __HAL_RCC_C2_D1SRAM1_CLK_SLEEP_DISABLE() (RCC_C2->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAMLPEN))
  5925. /** @brief ENABLE or disable the AHB1 peripheral clock during Low Power (Sleep) mode.
  5926. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5927. * power consumption.
  5928. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5929. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5930. */
  5931. #define __HAL_RCC_C2_DMA1_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_DMA1LPEN))
  5932. #define __HAL_RCC_C2_DMA2_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_DMA2LPEN))
  5933. #define __HAL_RCC_C2_ADC12_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_ADC12LPEN))
  5934. #define __HAL_RCC_C2_ETH1MAC_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_ETH1MACLPEN))
  5935. #define __HAL_RCC_C2_ETH1TX_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_ETH1TXLPEN))
  5936. #define __HAL_RCC_C2_ETH1RX_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_ETH1RXLPEN))
  5937. #define __HAL_RCC_C2_USB1_OTG_HS_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSLPEN))
  5938. #define __HAL_RCC_C2_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSULPILPEN))
  5939. #define __HAL_RCC_C2_USB2_OTG_FS_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSLPEN))
  5940. #define __HAL_RCC_C2_USB2_OTG_FS_ULPI_CLK_SLEEP_ENABLE() (RCC_C2->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSULPILPEN))
  5941. #define __HAL_RCC_C2_DMA1_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA1LPEN))
  5942. #define __HAL_RCC_C2_DMA2_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA2LPEN))
  5943. #define __HAL_RCC_C2_ADC12_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_ADC12LPEN))
  5944. #define __HAL_RCC_C2_ETH1MAC_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1MACLPEN))
  5945. #define __HAL_RCC_C2_ETH1TX_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1TXLPEN))
  5946. #define __HAL_RCC_C2_ETH1RX_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1RXLPEN))
  5947. #define __HAL_RCC_C2_USB1_OTG_HS_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSLPEN))
  5948. #define __HAL_RCC_C2_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSULPILPEN))
  5949. #define __HAL_RCC_C2_USB2_OTG_FS_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSLPEN))
  5950. #define __HAL_RCC_C2_USB2_OTG_FS_ULPI_CLK_SLEEP_DISABLE() (RCC_C2->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSULPILPEN))
  5951. /** @brief ENABLE or disable the AHB2 peripheral clock during Low Power (Sleep) mode.
  5952. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5953. * power consumption.
  5954. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5955. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5956. */
  5957. #define __HAL_RCC_C2_DCMI_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_DCMILPEN))
  5958. #if defined(CRYP)
  5959. #define __HAL_RCC_C2_CRYP_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_CRYPLPEN))
  5960. #endif /* CRYP */
  5961. #if defined(HASH)
  5962. #define __HAL_RCC_C2_HASH_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_HASHLPEN))
  5963. #endif /* HASH */
  5964. #define __HAL_RCC_C2_RNG_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_RNGLPEN))
  5965. #define __HAL_RCC_C2_SDMMC2_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_SDMMC2LPEN))
  5966. #define __HAL_RCC_C2_D2SRAM1_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM1LPEN))
  5967. #define __HAL_RCC_C2_D2SRAM2_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM2LPEN))
  5968. #define __HAL_RCC_C2_D2SRAM3_CLK_SLEEP_ENABLE() (RCC_C2->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM3LPEN))
  5969. #define __HAL_RCC_C2_DCMI_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_DCMILPEN))
  5970. #if defined(CRYP)
  5971. #define __HAL_RCC_C2_CRYP_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_CRYPLPEN))
  5972. #endif /* CRYP */
  5973. #if defined(HASH)
  5974. #define __HAL_RCC_C2_HASH_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_HASHLPEN))
  5975. #endif /* HASH */
  5976. #define __HAL_RCC_C2_RNG_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_RNGLPEN))
  5977. #define __HAL_RCC_C2_SDMMC2_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_SDMMC2LPEN))
  5978. #define __HAL_RCC_C2_D2SRAM1_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM1LPEN))
  5979. #define __HAL_RCC_C2_D2SRAM2_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM2LPEN))
  5980. #define __HAL_RCC_C2_D2SRAM3_CLK_SLEEP_DISABLE() (RCC_C2->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM3LPEN))
  5981. /** @brief ENABLE or disable the AHB4 peripheral clock during Low Power (Sleep) mode.
  5982. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  5983. * power consumption.
  5984. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  5985. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  5986. */
  5987. #define __HAL_RCC_C2_GPIOA_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOALPEN)
  5988. #define __HAL_RCC_C2_GPIOB_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOBLPEN)
  5989. #define __HAL_RCC_C2_GPIOC_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOCLPEN)
  5990. #define __HAL_RCC_C2_GPIOD_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIODLPEN)
  5991. #define __HAL_RCC_C2_GPIOE_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOELPEN)
  5992. #define __HAL_RCC_C2_GPIOF_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOFLPEN)
  5993. #define __HAL_RCC_C2_GPIOG_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOGLPEN)
  5994. #define __HAL_RCC_C2_GPIOH_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOHLPEN)
  5995. #define __HAL_RCC_C2_GPIOI_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOILPEN)
  5996. #define __HAL_RCC_C2_GPIOJ_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOJLPEN)
  5997. #define __HAL_RCC_C2_GPIOK_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOKLPEN)
  5998. #define __HAL_RCC_C2_CRC_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_CRCLPEN)
  5999. #define __HAL_RCC_C2_BDMA_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_BDMALPEN)
  6000. #define __HAL_RCC_C2_ADC3_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_ADC3LPEN)
  6001. #define __HAL_RCC_C2_BKPRAM_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR) |= (RCC_AHB4LPENR_BKPRAMLPEN)
  6002. #define __HAL_RCC_C2_D3SRAM1_CLK_SLEEP_ENABLE() (RCC_C2->AHB4LPENR |= (RCC_AHB4LPENR_D3SRAM1LPEN))
  6003. #define __HAL_RCC_C2_GPIOA_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOALPEN)
  6004. #define __HAL_RCC_C2_GPIOB_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOBLPEN)
  6005. #define __HAL_RCC_C2_GPIOC_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOCLPEN)
  6006. #define __HAL_RCC_C2_GPIOD_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIODLPEN)
  6007. #define __HAL_RCC_C2_GPIOE_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOELPEN)
  6008. #define __HAL_RCC_C2_GPIOF_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOFLPEN)
  6009. #define __HAL_RCC_C2_GPIOG_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOGLPEN)
  6010. #define __HAL_RCC_C2_GPIOH_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOHLPEN)
  6011. #define __HAL_RCC_C2_GPIOI_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOILPEN)
  6012. #define __HAL_RCC_C2_GPIOJ_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOJLPEN)
  6013. #define __HAL_RCC_C2_GPIOK_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOKLPEN)
  6014. #define __HAL_RCC_C2_CRC_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_CRCLPEN)
  6015. #define __HAL_RCC_C2_BDMA_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BDMALPEN)
  6016. #define __HAL_RCC_C2_ADC3_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_ADC3LPEN)
  6017. #define __HAL_RCC_C2_BKPRAM_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BKPRAMLPEN)
  6018. #define __HAL_RCC_C2_D3SRAM1_CLK_SLEEP_DISABLE() (RCC_C2->AHB4LPENR &= ~ (RCC_AHB4LPENR_D3SRAM1LPEN))
  6019. /** @brief ENABLE or disable the APB3 peripheral clock during Low Power (Sleep) mode.
  6020. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  6021. * power consumption.
  6022. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  6023. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  6024. */
  6025. #define __HAL_RCC_C2_LTDC_CLK_SLEEP_ENABLE() (RCC_C2->APB3LPENR) |= (RCC_APB3LPENR_LTDCLPEN)
  6026. #define __HAL_RCC_C2_DSI_CLK_SLEEP_ENABLE() (RCC_C2->APB3LPENR) |= (RCC_APB3LPENR_DSILPEN)
  6027. #define __HAL_RCC_C2_WWDG1_CLK_SLEEP_ENABLE() (RCC_C2->APB3LPENR) |= (RCC_APB3LPENR_WWDG1LPEN)
  6028. #define __HAL_RCC_C2_LTDC_CLK_SLEEP_DISABLE() (RCC_C2->APB3LPENR) &= ~ (RCC_APB3LPENR_LTDCLPEN)
  6029. #define __HAL_RCC_C2_DSI_CLK_SLEEP_DISABLE() (RCC_C2->APB3LPENR) &= ~ (RCC_APB3LPENR_DSILPEN)
  6030. #define __HAL_RCC_C2_WWDG1_CLK_SLEEP_DISABLE() (RCC_C2->APB3LPENR) &= ~ (RCC_APB3LPENR_WWDG1LPEN)
  6031. /** @brief ENABLE or disable the APB1 peripheral clock during Low Power (Sleep) mode.
  6032. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  6033. * power consumption.
  6034. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  6035. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  6036. */
  6037. #define __HAL_RCC_C2_TIM2_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM2LPEN)
  6038. #define __HAL_RCC_C2_TIM3_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM3LPEN)
  6039. #define __HAL_RCC_C2_TIM4_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM4LPEN)
  6040. #define __HAL_RCC_C2_TIM5_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM5LPEN)
  6041. #define __HAL_RCC_C2_TIM6_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM6LPEN)
  6042. #define __HAL_RCC_C2_TIM7_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM7LPEN)
  6043. #define __HAL_RCC_C2_TIM12_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM12LPEN)
  6044. #define __HAL_RCC_C2_TIM13_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM13LPEN)
  6045. #define __HAL_RCC_C2_TIM14_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_TIM14LPEN)
  6046. #define __HAL_RCC_C2_LPTIM1_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_LPTIM1LPEN)
  6047. #define __HAL_RCC_C2_WWDG2_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_WWDG2LPEN)
  6048. #define __HAL_RCC_C2_SPI2_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_SPI2LPEN)
  6049. #define __HAL_RCC_C2_SPI3_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_SPI3LPEN)
  6050. #define __HAL_RCC_C2_SPDIFRX_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_SPDIFRXLPEN)
  6051. #define __HAL_RCC_C2_USART2_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_USART2LPEN)
  6052. #define __HAL_RCC_C2_USART3_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_USART3LPEN)
  6053. #define __HAL_RCC_C2_UART4_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_UART4LPEN)
  6054. #define __HAL_RCC_C2_UART5_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_UART5LPEN)
  6055. #define __HAL_RCC_C2_I2C1_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_I2C1LPEN)
  6056. #define __HAL_RCC_C2_I2C2_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_I2C2LPEN)
  6057. #define __HAL_RCC_C2_I2C3_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_I2C3LPEN)
  6058. #define __HAL_RCC_C2_CEC_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_CECLPEN)
  6059. #define __HAL_RCC_C2_DAC12_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_DAC12LPEN)
  6060. #define __HAL_RCC_C2_UART7_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_UART7LPEN)
  6061. #define __HAL_RCC_C2_UART8_CLK_SLEEP_ENABLE() (RCC_C2->APB1LLPENR) |= (RCC_APB1LLPENR_UART8LPEN)
  6062. #define __HAL_RCC_C2_CRS_CLK_SLEEP_ENABLE() (RCC_C2->APB1HLPENR) |= (RCC_APB1HLPENR_CRSLPEN)
  6063. #define __HAL_RCC_C2_SWPMI_CLK_SLEEP_ENABLE() (RCC_C2->APB1HLPENR) |= (RCC_APB1HLPENR_SWPMILPEN)
  6064. #define __HAL_RCC_C2_OPAMP_CLK_SLEEP_ENABLE() (RCC_C2->APB1HLPENR) |= (RCC_APB1HLPENR_OPAMPLPEN)
  6065. #define __HAL_RCC_C2_MDIOS_CLK_SLEEP_ENABLE() (RCC_C2->APB1HLPENR) |= (RCC_APB1HLPENR_MDIOSLPEN)
  6066. #define __HAL_RCC_C2_FDCAN_CLK_SLEEP_ENABLE() (RCC_C2->APB1HLPENR) |= (RCC_APB1HLPENR_FDCANLPEN)
  6067. #define __HAL_RCC_C2_TIM2_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM2LPEN)
  6068. #define __HAL_RCC_C2_TIM3_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM3LPEN)
  6069. #define __HAL_RCC_C2_TIM4_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM4LPEN)
  6070. #define __HAL_RCC_C2_TIM5_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM5LPEN)
  6071. #define __HAL_RCC_C2_TIM6_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM6LPEN)
  6072. #define __HAL_RCC_C2_TIM7_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM7LPEN)
  6073. #define __HAL_RCC_C2_TIM12_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM12LPEN)
  6074. #define __HAL_RCC_C2_TIM13_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM13LPEN)
  6075. #define __HAL_RCC_C2_TIM14_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM14LPEN)
  6076. #define __HAL_RCC_C2_LPTIM1_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_LPTIM1LPEN)
  6077. #define __HAL_RCC_C2_WWDG2_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_WWDG2LPEN)
  6078. #define __HAL_RCC_C2_SPI2_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI2LPEN)
  6079. #define __HAL_RCC_C2_SPI3_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI3LPEN)
  6080. #define __HAL_RCC_C2_SPDIFRX_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPDIFRXLPEN)
  6081. #define __HAL_RCC_C2_USART2_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART2LPEN)
  6082. #define __HAL_RCC_C2_USART3_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART3LPEN)
  6083. #define __HAL_RCC_C2_UART4_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART4LPEN)
  6084. #define __HAL_RCC_C2_UART5_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART5LPEN)
  6085. #define __HAL_RCC_C2_I2C1_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C1LPEN)
  6086. #define __HAL_RCC_C2_I2C2_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C2LPEN)
  6087. #define __HAL_RCC_C2_I2C3_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C3LPEN)
  6088. #define __HAL_RCC_C2_CEC_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_CECLPEN)
  6089. #define __HAL_RCC_C2_DAC12_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_DAC12LPEN)
  6090. #define __HAL_RCC_C2_UART7_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART7LPEN)
  6091. #define __HAL_RCC_C2_UART8_CLK_SLEEP_DISABLE() (RCC_C2->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART8LPEN)
  6092. #define __HAL_RCC_C2_CRS_CLK_SLEEP_DISABLE() (RCC_C2->APB1HLPENR) &= ~ (RCC_APB1HLPENR_CRSLPEN)
  6093. #define __HAL_RCC_C2_SWPMI_CLK_SLEEP_DISABLE() (RCC_C2->APB1HLPENR) &= ~ (RCC_APB1HLPENR_SWPMILPEN)
  6094. #define __HAL_RCC_C2_OPAMP_CLK_SLEEP_DISABLE() (RCC_C2->APB1HLPENR) &= ~ (RCC_APB1HLPENR_OPAMPLPEN)
  6095. #define __HAL_RCC_C2_MDIOS_CLK_SLEEP_DISABLE() (RCC_C2->APB1HLPENR) &= ~ (RCC_APB1HLPENR_MDIOSLPEN)
  6096. #define __HAL_RCC_C2_FDCAN_CLK_SLEEP_DISABLE() (RCC_C2->APB1HLPENR) &= ~ (RCC_APB1HLPENR_FDCANLPEN)
  6097. /** @brief ENABLE or disable the APB2 peripheral clock during Low Power (Sleep) mode.
  6098. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  6099. * power consumption.
  6100. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  6101. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  6102. */
  6103. #define __HAL_RCC_C2_TIM1_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_TIM1LPEN)
  6104. #define __HAL_RCC_C2_TIM8_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_TIM8LPEN)
  6105. #define __HAL_RCC_C2_USART1_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_USART1LPEN)
  6106. #define __HAL_RCC_C2_USART6_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_USART6LPEN)
  6107. #define __HAL_RCC_C2_SPI1_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_SPI1LPEN)
  6108. #define __HAL_RCC_C2_SPI4_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_SPI4LPEN)
  6109. #define __HAL_RCC_C2_TIM15_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_TIM15LPEN)
  6110. #define __HAL_RCC_C2_TIM16_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_TIM16LPEN)
  6111. #define __HAL_RCC_C2_TIM17_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_TIM17LPEN)
  6112. #define __HAL_RCC_C2_SPI5_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_SPI5LPEN)
  6113. #define __HAL_RCC_C2_SAI1_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_SAI1LPEN)
  6114. #define __HAL_RCC_C2_SAI2_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_SAI2LPEN)
  6115. #define __HAL_RCC_C2_SAI3_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_SAI3LPEN)
  6116. #define __HAL_RCC_C2_DFSDM1_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_DFSDM1LPEN)
  6117. #define __HAL_RCC_C2_HRTIM1_CLK_SLEEP_ENABLE() (RCC_C2->APB2LPENR) |= (RCC_APB2LPENR_HRTIMLPEN)
  6118. #define __HAL_RCC_C2_TIM1_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM1LPEN)
  6119. #define __HAL_RCC_C2_TIM8_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM8LPEN)
  6120. #define __HAL_RCC_C2_USART1_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_USART1LPEN)
  6121. #define __HAL_RCC_C2_USART6_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_USART6LPEN)
  6122. #define __HAL_RCC_C2_SPI1_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI1LPEN)
  6123. #define __HAL_RCC_C2_SPI4_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI4LPEN)
  6124. #define __HAL_RCC_C2_TIM15_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM15LPEN)
  6125. #define __HAL_RCC_C2_TIM16_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM16LPEN)
  6126. #define __HAL_RCC_C2_TIM17_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM17LPEN)
  6127. #define __HAL_RCC_C2_SPI5_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI5LPEN)
  6128. #define __HAL_RCC_C2_SAI1_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI1LPEN)
  6129. #define __HAL_RCC_C2_SAI2_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI2LPEN)
  6130. #define __HAL_RCC_C2_SAI3_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI3LPEN)
  6131. #define __HAL_RCC_C2_DFSDM1_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_DFSDM1LPEN)
  6132. #define __HAL_RCC_C2_HRTIM1_CLK_SLEEP_DISABLE() (RCC_C2->APB2LPENR) &= ~ (RCC_APB2LPENR_HRTIMLPEN)
  6133. /** @brief ENABLE or disable the APB4 peripheral clock during Low Power (Sleep) mode.
  6134. * @note Peripheral clock gating in SLEEP mode can be used to further reduce
  6135. * power consumption.
  6136. * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again.
  6137. * @note By default, all peripheral clocks are ENABLEd during SLEEP mode.
  6138. */
  6139. #define __HAL_RCC_C2_SYSCFG_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_SYSCFGLPEN)
  6140. #define __HAL_RCC_C2_LPUART1_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_LPUART1LPEN)
  6141. #define __HAL_RCC_C2_SPI6_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_SPI6LPEN)
  6142. #define __HAL_RCC_C2_I2C4_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_I2C4LPEN)
  6143. #define __HAL_RCC_C2_LPTIM2_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_LPTIM2LPEN)
  6144. #define __HAL_RCC_C2_LPTIM3_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_LPTIM3LPEN)
  6145. #define __HAL_RCC_C2_LPTIM4_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_LPTIM4LPEN)
  6146. #define __HAL_RCC_C2_LPTIM5_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_LPTIM5LPEN)
  6147. #define __HAL_RCC_C2_COMP12_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_COMP12LPEN)
  6148. #define __HAL_RCC_C2_VREF_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_VREFLPEN)
  6149. #define __HAL_RCC_C2_SAI4_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_SAI4LPEN)
  6150. #define __HAL_RCC_C2_RTC_CLK_SLEEP_ENABLE() (RCC_C2->APB4LPENR) |= (RCC_APB4LPENR_RTCAPBLPEN)
  6151. #define __HAL_RCC_C2_SYSCFG_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_SYSCFGLPEN)
  6152. #define __HAL_RCC_C2_LPUART1_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_LPUART1LPEN)
  6153. #define __HAL_RCC_C2_SPI6_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_SPI6LPEN)
  6154. #define __HAL_RCC_C2_I2C4_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_I2C4LPEN)
  6155. #define __HAL_RCC_C2_LPTIM2_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM2LPEN)
  6156. #define __HAL_RCC_C2_LPTIM3_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM3LPEN)
  6157. #define __HAL_RCC_C2_LPTIM4_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM4LPEN)
  6158. #define __HAL_RCC_C2_LPTIM5_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM5LPEN)
  6159. #define __HAL_RCC_C2_COMP12_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_COMP12LPEN)
  6160. #define __HAL_RCC_C2_VREF_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_VREFLPEN)
  6161. #define __HAL_RCC_C2_SAI4_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_SAI4LPEN)
  6162. #define __HAL_RCC_C2_RTC_CLK_SLEEP_DISABLE() (RCC_C2->APB4LPENR) &= ~ (RCC_APB4LPENR_RTCAPBLPEN)
  6163. #endif /*DUAL_CORE*/
  6164. #if defined(DUAL_CORE)
  6165. /** @brief Enable or disable peripheral bus clock when D3 domain is in DRUN
  6166. * @note After reset (default config), peripheral clock is disabled when both CPUs are in CSTOP
  6167. */
  6168. #else
  6169. /** @brief Enable or disable peripheral bus clock when D3 domain is in DRUN
  6170. * @note After reset (default config), peripheral clock is disabled when CPU is in CSTOP
  6171. */
  6172. #endif /*DUAL_CORE*/
  6173. #if defined(RCC_D3AMR_BDMAAMEN)
  6174. #define __HAL_RCC_BDMA_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_BDMAAMEN)
  6175. #endif
  6176. #if defined(RCC_D3AMR_LPUART1AMEN)
  6177. #define __HAL_RCC_LPUART1_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPUART1AMEN)
  6178. #endif
  6179. #if defined(RCC_D3AMR_SPI6AMEN)
  6180. #define __HAL_RCC_SPI6_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_SPI6AMEN)
  6181. #endif
  6182. #if defined(RCC_D3AMR_I2C4AMEN)
  6183. #define __HAL_RCC_I2C4_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_I2C4AMEN)
  6184. #endif
  6185. #if defined(RCC_D3AMR_LPTIM2AMEN)
  6186. #define __HAL_RCC_LPTIM2_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM2AMEN)
  6187. #endif
  6188. #if defined(RCC_D3AMR_LPTIM3AMEN)
  6189. #define __HAL_RCC_LPTIM3_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM3AMEN)
  6190. #endif
  6191. #if defined(LPTIM4)
  6192. #define __HAL_RCC_LPTIM4_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM4AMEN)
  6193. #endif
  6194. #if defined(LPTIM5)
  6195. #define __HAL_RCC_LPTIM5_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM5AMEN)
  6196. #endif
  6197. #if defined(RCC_D3AMR_COMP12AMEN)
  6198. #define __HAL_RCC_COMP12_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_COMP12AMEN)
  6199. #endif
  6200. #if defined(RCC_D3AMR_VREFAMEN)
  6201. #define __HAL_RCC_VREF_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_VREFAMEN)
  6202. #endif
  6203. #if defined(RCC_D3AMR_RTCAMEN)
  6204. #define __HAL_RCC_RTC_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_RTCAMEN)
  6205. #endif
  6206. #if defined(RCC_D3AMR_CRCAMEN)
  6207. #define __HAL_RCC_CRC_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_CRCAMEN)
  6208. #endif
  6209. #if defined(SAI4)
  6210. #define __HAL_RCC_SAI4_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_SAI4AMEN)
  6211. #endif
  6212. #if defined(ADC3)
  6213. #define __HAL_RCC_ADC3_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_ADC3AMEN)
  6214. #endif
  6215. #if defined(RCC_D3AMR_DTSAMEN)
  6216. #define __HAL_RCC_DTS_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_DTSAMEN)
  6217. #endif
  6218. #if defined(RCC_D3AMR_BKPRAMAMEN)
  6219. #define __HAL_RCC_BKPRAM_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_BKPRAMAMEN)
  6220. #endif
  6221. #if defined(RCC_D3AMR_SRAM4AMEN)
  6222. #define __HAL_RCC_D3SRAM1_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_SRAM4AMEN)
  6223. #endif
  6224. #if defined(BDMA2)
  6225. #define __HAL_RCC_BDMA2_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_BDMA2AMEN)
  6226. #endif
  6227. #if defined(RCC_SRDAMR_GPIOAMEN)
  6228. #define __HAL_RCC_GPIO_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_GPIOAMEN)
  6229. #endif
  6230. #if defined(RCC_SRDAMR_LPUART1AMEN)
  6231. #define __HAL_RCC_LPUART1_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_LPUART1AMEN)
  6232. #endif
  6233. #if defined(RCC_SRDAMR_SPI6AMEN)
  6234. #define __HAL_RCC_SPI6_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_SPI6AMEN)
  6235. #endif
  6236. #if defined(RCC_SRDAMR_I2C4AMEN)
  6237. #define __HAL_RCC_I2C4_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_I2C4AMEN)
  6238. #endif
  6239. #if defined(RCC_SRDAMR_LPTIM2AMEN)
  6240. #define __HAL_RCC_LPTIM2_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_LPTIM2AMEN)
  6241. #endif
  6242. #if defined(RCC_SRDAMR_LPTIM3AMEN)
  6243. #define __HAL_RCC_LPTIM3_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_LPTIM3AMEN)
  6244. #endif
  6245. #if defined(DAC2)
  6246. #define __HAL_RCC_DAC2_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_DAC2AMEN)
  6247. #endif
  6248. #if defined(RCC_SRDAMR_COMP12AMEN)
  6249. #define __HAL_RCC_COMP12_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_COMP12AMEN)
  6250. #endif
  6251. #if defined(RCC_SRDAMR_VREFAMEN)
  6252. #define __HAL_RCC_VREF_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_VREFAMEN)
  6253. #endif
  6254. #if defined(RCC_SRDAMR_RTCAMEN)
  6255. #define __HAL_RCC_RTC_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_RTCAMEN)
  6256. #endif
  6257. #if defined(RCC_SRDAMR_DTSAMEN)
  6258. #define __HAL_RCC_DTS_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_DTSAMEN)
  6259. #endif
  6260. #if defined(DFSDM2_BASE)
  6261. #define __HAL_RCC_DFSDM2_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_DFSDM2AMEN)
  6262. #endif
  6263. #if defined(RCC_SRDAMR_BKPRAMAMEN)
  6264. #define __HAL_RCC_BKPRAM_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_BKPRAMAMEN)
  6265. #endif
  6266. #if defined(RCC_SRDAMR_SRDSRAMAMEN)
  6267. #define __HAL_RCC_SRDSRAM_CLKAM_ENABLE() (RCC->SRDAMR) |= (RCC_SRDAMR_SRDSRAMAMEN)
  6268. #endif
  6269. #if defined(RCC_D3AMR_BDMAAMEN)
  6270. #define __HAL_RCC_BDMA_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_BDMAAMEN)
  6271. #endif
  6272. #if defined(RCC_D3AMR_LPUART1AMEN)
  6273. #define __HAL_RCC_LPUART1_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPUART1AMEN)
  6274. #endif
  6275. #if defined(RCC_D3AMR_SPI6AMEN)
  6276. #define __HAL_RCC_SPI6_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_SPI6AMEN)
  6277. #endif
  6278. #if defined(RCC_D3AMR_I2C4AMEN)
  6279. #define __HAL_RCC_I2C4_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_I2C4AMEN)
  6280. #endif
  6281. #if defined(RCC_D3AMR_LPTIM2AMEN)
  6282. #define __HAL_RCC_LPTIM2_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM2AMEN)
  6283. #endif
  6284. #if defined(RCC_D3AMR_LPTIM3AMEN)
  6285. #define __HAL_RCC_LPTIM3_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM3AMEN)
  6286. #endif
  6287. #if defined(LPTIM4)
  6288. #define __HAL_RCC_LPTIM4_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM4AMEN)
  6289. #endif
  6290. #if defined(LPTIM5)
  6291. #define __HAL_RCC_LPTIM5_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM5AMEN)
  6292. #endif
  6293. #if defined(RCC_D3AMR_COMP12AMEN)
  6294. #define __HAL_RCC_COMP12_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_COMP12AMEN)
  6295. #endif
  6296. #if defined(RCC_D3AMR_VREFAMEN)
  6297. #define __HAL_RCC_VREF_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_VREFAMEN)
  6298. #endif
  6299. #if defined(RCC_D3AMR_RTCAMEN)
  6300. #define __HAL_RCC_RTC_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_RTCAMEN)
  6301. #endif
  6302. #if defined(RCC_D3AMR_CRCAMEN)
  6303. #define __HAL_RCC_CRC_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_CRCAMEN)
  6304. #endif
  6305. #if defined(SAI4)
  6306. #define __HAL_RCC_SAI4_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_SAI4AMEN)
  6307. #endif
  6308. #if defined(ADC3)
  6309. #define __HAL_RCC_ADC3_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_ADC3AMEN)
  6310. #endif
  6311. #if defined(RCC_D3AMR_DTSAMEN)
  6312. #define __HAL_RCC_DTS_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_DTSAMEN)
  6313. #endif
  6314. #if defined(RCC_D3AMR_BKPRAMAMEN)
  6315. #define __HAL_RCC_BKPRAM_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_BKPRAMAMEN)
  6316. #endif
  6317. #if defined(RCC_D3AMR_SRAM4AMEN)
  6318. #define __HAL_RCC_D3SRAM1_CLKAM_DISABLE() (RCC->D3AMR)&= ~ (RCC_D3AMR_SRAM4AMEN)
  6319. #endif
  6320. #if defined(BDMA2)
  6321. #define __HAL_RCC_BDMA2_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_BDMA2AMEN)
  6322. #endif
  6323. #if defined(RCC_SRDAMR_GPIOAMEN)
  6324. #define __HAL_RCC_GPIO_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_GPIOAMEN)
  6325. #endif
  6326. #if defined(RCC_SRDAMR_LPUART1AMEN)
  6327. #define __HAL_RCC_LPUART1_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_LPUART1AMEN)
  6328. #endif
  6329. #if defined(RCC_SRDAMR_SPI6AMEN)
  6330. #define __HAL_RCC_SPI6_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_SPI6AMEN)
  6331. #endif
  6332. #if defined(RCC_SRDAMR_I2C4AMEN)
  6333. #define __HAL_RCC_I2C4_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_I2C4AMEN)
  6334. #endif
  6335. #if defined(RCC_SRDAMR_LPTIM2AMEN)
  6336. #define __HAL_RCC_LPTIM2_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_LPTIM2AMEN)
  6337. #endif
  6338. #if defined(RCC_SRDAMR_LPTIM3AMEN)
  6339. #define __HAL_RCC_LPTIM3_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_LPTIM3AMEN)
  6340. #endif
  6341. #if defined(RCC_SRDAMR_DAC2AMEN)
  6342. #define __HAL_RCC_DAC2_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_DAC2AMEN)
  6343. #endif
  6344. #if defined(RCC_SRDAMR_COMP12AMEN)
  6345. #define __HAL_RCC_COMP12_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_COMP12AMEN)
  6346. #endif
  6347. #if defined(RCC_SRDAMR_VREFAMEN)
  6348. #define __HAL_RCC_VREF_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_VREFAMEN)
  6349. #endif
  6350. #if defined(RCC_SRDAMR_RTCAMEN)
  6351. #define __HAL_RCC_RTC_CLKAM_DISABLE() (RCC->SRDAMR) &= ~(RCC_SRDAMR_RTCAMEN)
  6352. #endif
  6353. #if defined(RCC_SRDAMR_DTSAMEN)
  6354. #define __HAL_RCC_DTS_CLKAM_DISABLE() (RCC->SRDAMR) &= ~(RCC_SRDAMR_DTSAMEN)
  6355. #endif
  6356. #if defined(DFSDM2_BASE)
  6357. #define __HAL_RCC_DFSDM2_CLKAM_DISABLE() (RCC->SRDAMR) &= ~(RCC_SRDAMR_DFSDM2AMEN)
  6358. #endif
  6359. #if defined(RCC_SRDAMR_BKPRAMAMEN)
  6360. #define __HAL_RCC_BKPRAM_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_BKPRAMAMEN)
  6361. #endif
  6362. #if defined(RCC_SRDAMR_SRDSRAMAMEN)
  6363. #define __HAL_RCC_SRDSRAM_CLKAM_DISABLE() (RCC->SRDAMR) &= ~ (RCC_SRDAMR_SRDSRAMAMEN)
  6364. #endif
  6365. #if defined(RCC_CKGAENR_AXICKG)
  6366. /** @brief Macro to enable or disable the RCC_CKGAENR bits (AXI clocks gating enable register).
  6367. */
  6368. #define __HAL_RCC_AXI_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AXICKG)
  6369. #define __HAL_RCC_AHB_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AHBCKG)
  6370. #define __HAL_RCC_CPU_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_CPUCKG)
  6371. #define __HAL_RCC_SDMMC_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_SDMMCCKG)
  6372. #define __HAL_RCC_MDMA_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_MDMACKG)
  6373. #define __HAL_RCC_DMA2D_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_DMA2DCKG)
  6374. #define __HAL_RCC_LTDC_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_LTDCCKG)
  6375. #define __HAL_RCC_GFXMMUM_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_GFXMMUMCKG)
  6376. #define __HAL_RCC_AHB12_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AHB12CKG)
  6377. #define __HAL_RCC_AHB34_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AHB34CKG)
  6378. #define __HAL_RCC_FLIFT_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_FLIFTCKG)
  6379. #define __HAL_RCC_OCTOSPI2_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_OCTOSPI2CKG)
  6380. #define __HAL_RCC_FMC_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_FMCCKG)
  6381. #define __HAL_RCC_OCTOSPI1_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_OCTOSPI1CKG)
  6382. #define __HAL_RCC_AXIRAM1_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AXIRAM1CKG)
  6383. #define __HAL_RCC_AXIRAM2_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AXIRAM2CKG)
  6384. #define __HAL_RCC_AXIRAM3_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_AXIRAM3CKG)
  6385. #define __HAL_RCC_GFXMMUS_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_GFXMMUSCKG)
  6386. #define __HAL_RCC_ECCRAM_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_ECCRAMCKG)
  6387. #define __HAL_RCC_EXTI_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_EXTICKG)
  6388. #define __HAL_RCC_JTAG_CLKGA_ENABLE() (RCC->CKGAENR) |= (RCC_CKGAENR_JTAGCKG)
  6389. #define __HAL_RCC_AXI_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AXICKG)
  6390. #define __HAL_RCC_AHB_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AHBCKG)
  6391. #define __HAL_RCC_CPU_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_CPUCKG)
  6392. #define __HAL_RCC_SDMMC_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_SDMMCCKG)
  6393. #define __HAL_RCC_MDMA_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_MDMACKG)
  6394. #define __HAL_RCC_DMA2D_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_DMA2DCKG)
  6395. #define __HAL_RCC_LTDC_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_LTDCCKG)
  6396. #define __HAL_RCC_GFXMMUM_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_GFXMMUMCKG)
  6397. #define __HAL_RCC_AHB12_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AHB12CKG)
  6398. #define __HAL_RCC_AHB34_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AHB34CKG)
  6399. #define __HAL_RCC_FLIFT_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_FLIFTCKG)
  6400. #define __HAL_RCC_OCTOSPI2_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_OCTOSPI2CKG)
  6401. #define __HAL_RCC_FMC_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_FMCCKG)
  6402. #define __HAL_RCC_OCTOSPI1_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_OCTOSPI1CKG)
  6403. #define __HAL_RCC_AXIRAM1_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AXIRAM1CKG)
  6404. #define __HAL_RCC_AXIRAM2_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AXIRAM2CKG)
  6405. #define __HAL_RCC_AXIRAM3_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_AXIRAM3CKG)
  6406. #define __HAL_RCC_GFXMMUS_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_GFXMMUSCKG)
  6407. #define __HAL_RCC_ECCRAM_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_ECCRAMCKG)
  6408. #define __HAL_RCC_EXTI_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_EXTICKG)
  6409. #define __HAL_RCC_JTAG_CLKGA_DISABLE() (RCC->CKGAENR) &= ~ (RCC_CKGAENR_JTAGCKG)
  6410. #endif /* RCC_CKGAENR_AXICKG */
  6411. /** @brief Macro to enable or disable the Internal High Speed oscillator (HSI).
  6412. * @note After enabling the HSI, the application software should wait on
  6413. * HSIRDY flag to be set indicating that HSI clock is stable and can
  6414. * be used to clock the PLL and/or system clock.
  6415. * @note HSI can not be stopped if it is used directly or through the PLL
  6416. * as system clock. In this case, you have to select another source
  6417. * of the system clock then stop the HSI.
  6418. * @note The HSI is stopped by hardware when entering STOP and STANDBY modes.
  6419. * @param __STATE__ specifies the new state of the HSI.
  6420. * This parameter can be one of the following values:
  6421. * @arg RCC_HSI_OFF turn OFF the HSI oscillator
  6422. * @arg RCC_HSI_ON turn ON the HSI oscillator
  6423. * @arg RCC_HSI_DIV1 turn ON the HSI oscillator and divide it by 1 (default after reset)
  6424. * @arg RCC_HSI_DIV2 turn ON the HSI oscillator and divide it by 2
  6425. * @arg RCC_HSI_DIV4 turn ON the HSI oscillator and divide it by 4
  6426. * @arg RCC_HSI_DIV8 turn ON the HSI oscillator and divide it by 8
  6427. * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator
  6428. * clock cycles.
  6429. */
  6430. #define __HAL_RCC_HSI_CONFIG(__STATE__) \
  6431. MODIFY_REG(RCC->CR, RCC_CR_HSION | RCC_CR_HSIDIV , (uint32_t)(__STATE__))
  6432. /** @brief Macro to get the HSI divider.
  6433. * @retval The HSI divider. The returned value can be one
  6434. * of the following:
  6435. * - RCC_CR_HSIDIV_1 HSI oscillator divided by 1 (default after reset)
  6436. * - RCC_CR_HSIDIV_2 HSI oscillator divided by 2
  6437. * - RCC_CR_HSIDIV_4 HSI oscillator divided by 4
  6438. * - RCC_CR_HSIDIV_8 HSI oscillator divided by 8
  6439. */
  6440. #define __HAL_RCC_GET_HSI_DIVIDER() ((uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSIDIV)))
  6441. /** @brief Macros to enable or disable the Internal High Speed oscillator (HSI).
  6442. * @note The HSI is stopped by hardware when entering STOP and STANDBY modes.
  6443. * It is used (enabled by hardware) as system clock source after start-up
  6444. * from Reset, wakeup from STOP and STANDBY mode, or in case of failure
  6445. * of the HSE used directly or indirectly as system clock (if the Clock
  6446. * Security System CSS is enabled).
  6447. * @note HSI can not be stopped if it is used as system clock source. In this case,
  6448. * you have to select another source of the system clock then stop the HSI.
  6449. * @note After enabling the HSI, the application software should wait on HSIRDY
  6450. * flag to be set indicating that HSI clock is stable and can be used as
  6451. * system clock source.
  6452. * This parameter can be: ENABLE or DISABLE.
  6453. * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator
  6454. * clock cycles.
  6455. */
  6456. #define __HAL_RCC_HSI_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSION)
  6457. #define __HAL_RCC_HSI_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSION)
  6458. /** @brief Macro to adjust the Internal High Speed oscillator (HSI) calibration value.
  6459. * @note The calibration is used to compensate for the variations in voltage
  6460. * and temperature that influence the frequency of the internal HSI RC.
  6461. * @param __HSICalibrationValue__: specifies the calibration trimming value.
  6462. * This parameter must be a number between 0 and 0x7F (3F for Rev Y device).
  6463. */
  6464. #if defined(RCC_VER_X)
  6465. #define __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(__HSICalibrationValue__) \
  6466. do { \
  6467. if(HAL_GetREVID() <= REV_ID_Y) \
  6468. { \
  6469. if((__HSICalibrationValue__) == RCC_HSICALIBRATION_DEFAULT) \
  6470. { \
  6471. MODIFY_REG(RCC->HSICFGR, HAL_RCC_REV_Y_HSITRIM_Msk, ((uint32_t)0x20) << HAL_RCC_REV_Y_HSITRIM_Pos); \
  6472. } \
  6473. else \
  6474. { \
  6475. MODIFY_REG(RCC->HSICFGR, HAL_RCC_REV_Y_HSITRIM_Msk, (uint32_t)(__HSICalibrationValue__) << HAL_RCC_REV_Y_HSITRIM_Pos); \
  6476. } \
  6477. } \
  6478. else \
  6479. { \
  6480. MODIFY_REG(RCC->HSICFGR, RCC_HSICFGR_HSITRIM, (uint32_t)(__HSICalibrationValue__) << RCC_HSICFGR_HSITRIM_Pos); \
  6481. } \
  6482. } while(0)
  6483. #else
  6484. #define __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(__HSICalibrationValue__) \
  6485. MODIFY_REG(RCC->HSICFGR, RCC_HSICFGR_HSITRIM, (uint32_t)(__HSICalibrationValue__) << RCC_HSICFGR_HSITRIM_Pos);
  6486. #endif /*RCC_VER_X*/
  6487. /**
  6488. * @brief Macros to enable or disable the force of the Internal High Speed oscillator (HSI)
  6489. * in STOP mode to be quickly available as kernel clock for some peripherals.
  6490. * @note Keeping the HSI ON in STOP mode allows to avoid slowing down the communication
  6491. * speed because of the HSI start-up time.
  6492. * @note The enable of this function has not effect on the HSION bit.
  6493. * This parameter can be: ENABLE or DISABLE.
  6494. * @retval None
  6495. */
  6496. #define __HAL_RCC_HSISTOP_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSIKERON)
  6497. #define __HAL_RCC_HSISTOP_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSIKERON)
  6498. /**
  6499. * @brief Macro to enable or disable the Internal High Speed oscillator for USB (HSI48).
  6500. * @note After enabling the HSI48, the application software should wait on
  6501. * HSI48RDY flag to be set indicating that HSI48 clock is stable and can
  6502. * be used to clock the USB.
  6503. * @note The HSI48 is stopped by hardware when entering STOP and STANDBY modes.
  6504. */
  6505. #define __HAL_RCC_HSI48_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSI48ON);
  6506. #define __HAL_RCC_HSI48_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSI48ON);
  6507. /**
  6508. * @brief Macros to enable or disable the Internal oscillator (CSI).
  6509. * @note The CSI is stopped by hardware when entering STOP and STANDBY modes.
  6510. * It is used (enabled by hardware) as system clock source after
  6511. * start-up from Reset, wakeup from STOP and STANDBY mode, or in case
  6512. * of failure of the HSE used directly or indirectly as system clock
  6513. * (if the Clock Security System CSS is enabled).
  6514. * @note CSI can not be stopped if it is used as system clock source.
  6515. * In this case, you have to select another source of the system
  6516. * clock then stop the CSI.
  6517. * @note After enabling the CSI, the application software should wait on
  6518. * CSIRDY flag to be set indicating that CSI clock is stable and can
  6519. * be used as system clock source.
  6520. * @note When the CSI is stopped, CSIRDY flag goes low after 6 CSI oscillator
  6521. * clock cycles.
  6522. */
  6523. #define __HAL_RCC_CSI_ENABLE() SET_BIT(RCC->CR, RCC_CR_CSION)
  6524. #define __HAL_RCC_CSI_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_CSION)
  6525. /** @brief Macro Adjusts the Internal oscillator (CSI) calibration value.
  6526. * @note The calibration is used to compensate for the variations in voltage
  6527. * and temperature that influence the frequency of the internal CSI RC.
  6528. * @param __CSICalibrationValue__: specifies the calibration trimming value.
  6529. * This parameter must be a number between 0 and 0x1F.
  6530. */
  6531. #if defined(RCC_VER_X)
  6532. #define __HAL_RCC_CSI_CALIBRATIONVALUE_ADJUST(__CSICalibrationValue__) \
  6533. do { \
  6534. if(HAL_GetREVID() <= REV_ID_Y) \
  6535. { \
  6536. if((__CSICalibrationValue__) == RCC_CSICALIBRATION_DEFAULT) \
  6537. { \
  6538. MODIFY_REG(RCC->HSICFGR, HAL_RCC_REV_Y_CSITRIM_Msk, ((uint32_t)0x10) << HAL_RCC_REV_Y_CSITRIM_Pos); \
  6539. } \
  6540. else \
  6541. { \
  6542. MODIFY_REG(RCC->HSICFGR, HAL_RCC_REV_Y_CSITRIM_Msk, (uint32_t)(__CSICalibrationValue__) << HAL_RCC_REV_Y_CSITRIM_Pos); \
  6543. } \
  6544. } \
  6545. else \
  6546. { \
  6547. MODIFY_REG(RCC->CSICFGR, RCC_CSICFGR_CSITRIM, (uint32_t)(__CSICalibrationValue__) << RCC_CSICFGR_CSITRIM_Pos); \
  6548. } \
  6549. } while(0)
  6550. #else
  6551. #define __HAL_RCC_CSI_CALIBRATIONVALUE_ADJUST(__CSICalibrationValue__) \
  6552. do { \
  6553. MODIFY_REG(RCC->CSICFGR, RCC_CSICFGR_CSITRIM, (uint32_t)(__CSICalibrationValue__) << RCC_CSICFGR_CSITRIM_Pos); \
  6554. } while(0)
  6555. #endif /*RCC_VER_X*/
  6556. /**
  6557. * @brief Macros to enable or disable the force of the Low-power Internal oscillator (CSI)
  6558. * in STOP mode to be quickly available as kernel clock for USARTs and I2Cs.
  6559. * @note Keeping the CSI ON in STOP mode allows to avoid slowing down the communication
  6560. * speed because of the CSI start-up time.
  6561. * @note The enable of this function has not effect on the CSION bit.
  6562. * This parameter can be: ENABLE or DISABLE.
  6563. * @retval None
  6564. */
  6565. #define __HAL_RCC_CSISTOP_ENABLE() SET_BIT(RCC->CR, RCC_CR_CSIKERON)
  6566. #define __HAL_RCC_CSISTOP_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_CSIKERON)
  6567. /** @brief Macros to enable or disable the Internal Low Speed oscillator (LSI).
  6568. * @note After enabling the LSI, the application software should wait on
  6569. * LSIRDY flag to be set indicating that LSI clock is stable and can
  6570. * be used to clock the IWDG and/or the RTC.
  6571. * @note LSI can not be disabled if the IWDG is running.
  6572. * @note When the LSI is stopped, LSIRDY flag goes low after 6 LSI oscillator
  6573. * clock cycles.
  6574. */
  6575. #define __HAL_RCC_LSI_ENABLE() SET_BIT(RCC->CSR, RCC_CSR_LSION)
  6576. #define __HAL_RCC_LSI_DISABLE() CLEAR_BIT(RCC->CSR, RCC_CSR_LSION)
  6577. /**
  6578. * @brief Macro to configure the External High Speed oscillator (__HSE__).
  6579. * @note After enabling the HSE (RCC_HSE_ON, RCC_HSE_BYPASS or RCC_HSE_BYPASS_DIGITAL),
  6580. * the application software should wait on HSERDY flag to be set indicating
  6581. * that HSE clock is stable and can be used to clock the PLL and/or system clock.
  6582. * @note HSE state can not be changed if it is used directly or through the
  6583. * PLL as system clock. In this case, you have to select another source
  6584. * of the system clock then change the HSE state (ex. disable it).
  6585. * @note The HSE is stopped by hardware when entering STOP and STANDBY modes.
  6586. * @note This function reset the CSSON bit, so if the clock security system(CSS)
  6587. * was previously enabled you have to enable it again after calling this
  6588. * function.
  6589. * @param __STATE__: specifies the new state of the HSE.
  6590. * This parameter can be one of the following values:
  6591. * @arg RCC_HSE_OFF: turn OFF the HSE oscillator, HSERDY flag goes low after
  6592. * 6 HSE oscillator clock cycles.
  6593. * @arg RCC_HSE_ON: turn ON the HSE oscillator.
  6594. * @arg RCC_HSE_BYPASS: HSE oscillator bypassed with external clock.
  6595. * @arg RCC_HSE_BYPASS_DIGITAL: HSE oscillator bypassed with digital external clock. (*)
  6596. *
  6597. * (*): Only available on stm32h7a3xx, stm32h7b3xx and stm32h7b0xx family lines.
  6598. */
  6599. #if defined(RCC_CR_HSEEXT)
  6600. #define __HAL_RCC_HSE_CONFIG(__STATE__) \
  6601. do { \
  6602. if ((__STATE__) == RCC_HSE_ON) \
  6603. { \
  6604. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  6605. } \
  6606. else if ((__STATE__) == RCC_HSE_OFF) \
  6607. { \
  6608. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  6609. CLEAR_BIT(RCC->CR, RCC_CR_HSEEXT); \
  6610. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6611. } \
  6612. else if ((__STATE__) == RCC_HSE_BYPASS) \
  6613. { \
  6614. SET_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6615. CLEAR_BIT(RCC->CR, RCC_CR_HSEEXT); \
  6616. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  6617. } \
  6618. else if((__STATE__) == RCC_HSE_BYPASS_DIGITAL) \
  6619. { \
  6620. SET_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6621. SET_BIT(RCC->CR, RCC_CR_HSEEXT); \
  6622. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  6623. } \
  6624. else \
  6625. { \
  6626. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  6627. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6628. CLEAR_BIT(RCC->CR, RCC_CR_HSEEXT); \
  6629. } \
  6630. } while(0)
  6631. #else
  6632. #define __HAL_RCC_HSE_CONFIG(__STATE__) \
  6633. do { \
  6634. if ((__STATE__) == RCC_HSE_ON) \
  6635. { \
  6636. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  6637. } \
  6638. else if ((__STATE__) == RCC_HSE_OFF) \
  6639. { \
  6640. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  6641. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6642. } \
  6643. else if ((__STATE__) == RCC_HSE_BYPASS) \
  6644. { \
  6645. SET_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6646. SET_BIT(RCC->CR, RCC_CR_HSEON); \
  6647. } \
  6648. else \
  6649. { \
  6650. CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \
  6651. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \
  6652. } \
  6653. } while(0)
  6654. #endif /* RCC_CR_HSEEXT */
  6655. /** @defgroup RCC_LSE_Configuration LSE Configuration
  6656. * @{
  6657. */
  6658. /**
  6659. * @brief Macro to configure the External Low Speed oscillator (LSE).
  6660. * @note Transition LSE Bypass to LSE On and LSE On to LSE Bypass are not supported by this macro.
  6661. * User should request a transition to LSE Off first and then LSE On or LSE Bypass.
  6662. * @note The external input clock can have a frequency up to 1 MHz and be low swing (analog) or digital(*).
  6663. A duty cycle close to 50% is recommended.
  6664. * @note As the LSE is in the Backup domain and write access is denied to
  6665. * this domain after reset, you have to enable write access using
  6666. * HAL_PWR_EnableBkUpAccess() function before to configure the LSE
  6667. * (to be done once after reset).
  6668. * @note After enabling the LSE (RCC_LSE_ON, RCC_LSE_BYPASS or RCC_LSE_BYPASS_DIGITAL*), the application
  6669. * software should wait on LSERDY flag to be set indicating that LSE clock
  6670. * is stable and can be used to clock the RTC.
  6671. * @note If the RTC is used, the LSE bypass must not be configured in digital mode but in low swing analog mode (*)
  6672. * @param __STATE__: specifies the new state of the LSE.
  6673. * This parameter can be one of the following values:
  6674. * @arg RCC_LSE_OFF: turn OFF the LSE oscillator, LSERDY flag goes low after
  6675. * 6 LSE oscillator clock cycles.
  6676. * @arg RCC_LSE_ON: turn ON the LSE oscillator.
  6677. * @arg RCC_LSE_BYPASS: LSE oscillator bypassed with external clock.
  6678. * @arg RCC_LSE_BYPASS_DIGITAL: LSE oscillator bypassed with external digital clock. (*)
  6679. *
  6680. * (*) Available on some STM32H7 lines only.
  6681. */
  6682. #if defined(RCC_BDCR_LSEEXT)
  6683. #define __HAL_RCC_LSE_CONFIG(__STATE__) \
  6684. do { \
  6685. if((__STATE__) == RCC_LSE_ON) \
  6686. { \
  6687. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6688. } \
  6689. else if((__STATE__) == RCC_LSE_OFF) \
  6690. { \
  6691. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6692. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEEXT); \
  6693. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6694. } \
  6695. else if((__STATE__) == RCC_LSE_BYPASS) \
  6696. { \
  6697. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6698. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEEXT); \
  6699. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6700. } \
  6701. else if((__STATE__) == RCC_LSE_BYPASS_DIGITAL) \
  6702. { \
  6703. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6704. SET_BIT(RCC->BDCR, RCC_BDCR_LSEEXT); \
  6705. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6706. } \
  6707. else \
  6708. { \
  6709. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6710. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6711. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEEXT); \
  6712. } \
  6713. } while(0)
  6714. #else
  6715. #define __HAL_RCC_LSE_CONFIG(__STATE__) \
  6716. do { \
  6717. if((__STATE__) == RCC_LSE_ON) \
  6718. { \
  6719. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6720. } \
  6721. else if((__STATE__) == RCC_LSE_OFF) \
  6722. { \
  6723. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6724. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6725. } \
  6726. else if((__STATE__) == RCC_LSE_BYPASS) \
  6727. { \
  6728. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6729. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6730. } \
  6731. else \
  6732. { \
  6733. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \
  6734. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \
  6735. } \
  6736. } while(0)
  6737. #endif /* RCC_BDCR_LSEEXT */
  6738. /**
  6739. * @}
  6740. */
  6741. /** @brief Macros to enable or disable the the RTC clock.
  6742. * @note These macros must be used only after the RTC clock source was selected.
  6743. */
  6744. #define __HAL_RCC_RTC_ENABLE() SET_BIT(RCC->BDCR, RCC_BDCR_RTCEN)
  6745. #define __HAL_RCC_RTC_DISABLE() CLEAR_BIT(RCC->BDCR, RCC_BDCR_RTCEN)
  6746. /** @brief Macros to configure the RTC clock (RTCCLK).
  6747. * @note As the RTC clock configuration bits are in the Backup domain and write
  6748. * access is denied to this domain after reset, you have to enable write
  6749. * access using the Power Backup Access macro before to configure
  6750. * the RTC clock source (to be done once after reset).
  6751. * @note Once the RTC clock is configured it can't be changed unless the
  6752. * Backup domain is reset using __HAL_RCC_BackupReset_RELEASE() macro, or by
  6753. * a Power On Reset (POR).
  6754. * @param __RTCCLKSource__: specifies the RTC clock source.
  6755. * This parameter can be one of the following values:
  6756. * @arg RCC_RTCCLKSOURCE_LSE: LSE selected as RTC clock.
  6757. * @arg RCC_RTCCLKSOURCE_LSI: LSI selected as RTC clock.
  6758. * @arg RCC_RTCCLKSOURCE_HSE_DIVx: HSE clock divided by x selected
  6759. * as RTC clock, where x:[2,31]
  6760. * @note If the LSE or LSI is used as RTC clock source, the RTC continues to
  6761. * work in STOP and STANDBY modes, and can be used as wakeup source.
  6762. * However, when the HSE clock is used as RTC clock source, the RTC
  6763. * cannot be used in STOP and STANDBY modes.
  6764. * @note The maximum input clock frequency for RTC is 1MHz (when using HSE as
  6765. * RTC clock source).
  6766. */
  6767. #define __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__) (((__RTCCLKSource__) & RCC_BDCR_RTCSEL) == RCC_BDCR_RTCSEL) ? \
  6768. MODIFY_REG(RCC->CFGR, RCC_CFGR_RTCPRE, (((__RTCCLKSource__) & 0xFFFFCFFU) >> 4)) : CLEAR_BIT(RCC->CFGR, RCC_CFGR_RTCPRE)
  6769. #define __HAL_RCC_RTC_CONFIG(__RTCCLKSource__) do { __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__); \
  6770. RCC->BDCR |= ((__RTCCLKSource__) & 0x00000FFFU); \
  6771. } while (0)
  6772. #define __HAL_RCC_GET_RTC_SOURCE() ((uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL)))
  6773. /** @brief Macros to force or release the Backup domain reset.
  6774. * @note This function resets the RTC peripheral (including the backup registers)
  6775. * and the RTC clock source selection in RCC_BDCR register.
  6776. * @note The BKPSRAM is not affected by this reset.
  6777. */
  6778. #define __HAL_RCC_BACKUPRESET_FORCE() SET_BIT(RCC->BDCR, RCC_BDCR_BDRST)
  6779. #define __HAL_RCC_BACKUPRESET_RELEASE() CLEAR_BIT(RCC->BDCR, RCC_BDCR_BDRST)
  6780. /** @brief Macros to enable or disable the main PLL.
  6781. * @note After enabling the main PLL, the application software should wait on
  6782. * PLLRDY flag to be set indicating that PLL clock is stable and can
  6783. * be used as system clock source.
  6784. * @note The main PLL can not be disabled if it is used as system clock source
  6785. * @note The main PLL is disabled by hardware when entering STOP and STANDBY modes.
  6786. */
  6787. #define __HAL_RCC_PLL_ENABLE() SET_BIT(RCC->CR, RCC_CR_PLL1ON)
  6788. #define __HAL_RCC_PLL_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_PLL1ON)
  6789. /**
  6790. * @brief Enables or disables each clock output (PLL_P_CLK, PLL_Q_CLK, PLL_R_CLK)
  6791. * @note Enabling/disabling those Clocks can be done only when the PLL is disabled.
  6792. * This is mainly used to save Power.
  6793. * (The ck_pll_p of the System PLL cannot be stopped if used as System Clock).
  6794. * @param __RCC_PLL1ClockOut__: specifies the PLL clock to be outputted
  6795. * This parameter can be one of the following values:
  6796. * @arg RCC_PLL1_DIVP: This clock is used to generate system clock up to 550MHZ(*), 480MHZ(**) or 280MHZ(***)
  6797. * @arg RCC_PLL1_DIVQ: This clock is used to generate peripherals clock up to 550MHZ(*), 480MHZ(**) or 280MHZ(***)
  6798. * @arg RCC_PLL1_DIVR: This clock is used to generate peripherals clock up to 550MHZ(*), 480MHZ(**) or 280MHZ(***)
  6799. *
  6800. * (*) : For stm32h72xxx and stm32h73xxx family lines and requires to enable the CPU_FREQ_BOOST flash option byte, 520MHZ otherwise.
  6801. * (**) : For stm32h74xx and stm32h75xx family lines and requires the board to be connected on LDO regulator not SMPS, 400MHZ otherwise.
  6802. * (***): For stm32h7a3xx, stm32h7b3xx and stm32h7b0xx family lines.
  6803. *
  6804. * @retval None
  6805. */
  6806. #define __HAL_RCC_PLLCLKOUT_ENABLE(__RCC_PLL1ClockOut__) SET_BIT(RCC->PLLCFGR, (__RCC_PLL1ClockOut__))
  6807. #define __HAL_RCC_PLLCLKOUT_DISABLE(__RCC_PLL1ClockOut__) CLEAR_BIT(RCC->PLLCFGR, (__RCC_PLL1ClockOut__))
  6808. /**
  6809. * @brief Enables or disables Fractional Part Of The Multiplication Factor of PLL1 VCO
  6810. * @note Enabling/disabling Fractional Part can be any time without the need to stop the PLL1
  6811. * @retval None
  6812. */
  6813. #define __HAL_RCC_PLLFRACN_ENABLE() SET_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLL1FRACEN)
  6814. #define __HAL_RCC_PLLFRACN_DISABLE() CLEAR_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLL1FRACEN)
  6815. /**
  6816. * @brief Macro to configures the main PLL clock source, multiplication and division factors.
  6817. * @note This function must be used only when the main PLL is disabled.
  6818. *
  6819. * @param __RCC_PLLSOURCE__: specifies the PLL entry clock source.
  6820. * This parameter can be one of the following values:
  6821. * @arg RCC_PLLSOURCE_CSI: CSI oscillator clock selected as PLL clock entry
  6822. * @arg RCC_PLLSOURCE_HSI: HSI oscillator clock selected as PLL clock entry
  6823. * @arg RCC_PLLSOURCE_HSE: HSE oscillator clock selected as PLL clock entry
  6824. * @note This clock source (__RCC_PLLSource__) is common for the main PLL1 (main PLL) and PLL2 & PLL3 .
  6825. *
  6826. * @param __PLLM1__: specifies the division factor for PLL VCO input clock
  6827. * This parameter must be a number between 1 and 63.
  6828. * @note You have to set the PLLM parameter correctly to ensure that the VCO input
  6829. * frequency ranges from 1 to 16 MHz.
  6830. *
  6831. * @param __PLLN1__: specifies the multiplication factor for PLL VCO output clock
  6832. * This parameter must be a number between 4 and 512 or between 8 and 420(*).
  6833. * @note You have to set the PLLN parameter correctly to ensure that the VCO
  6834. * output frequency is between 150 and 420 MHz (when in medium VCO range) or
  6835. * between 192 and 836 MHZ or between 128 and 560 MHZ(*) (when in wide VCO range)
  6836. *
  6837. * @param __PLLP1__: specifies the division factor for system clock.
  6838. * This parameter must be a number between 2 or 1(**) and 128 (where odd numbers are not allowed)
  6839. *
  6840. * @param __PLLQ1__: specifies the division factor for peripheral kernel clocks
  6841. * This parameter must be a number between 1 and 128
  6842. *
  6843. * @param __PLLR1__: specifies the division factor for peripheral kernel clocks
  6844. * This parameter must be a number between 1 and 128
  6845. *
  6846. * @note To insure an optimal behavior of the PLL when one of the post-divider (DIVP, DIVQ or DIVR)
  6847. * is not used, application shall clear the enable bit (DIVyEN) and assign lowest possible
  6848. * value to __PLL1P__, __PLL1Q__ or __PLL1R__ parameters.
  6849. * @retval None
  6850. *
  6851. * (*) : For stm32h7a3xx and stm32h7b3xx family lines.
  6852. * (**): For stm32h72xxx and stm32h73xxx family lines.
  6853. */
  6854. #define __HAL_RCC_PLL_CONFIG(__RCC_PLLSOURCE__, __PLLM1__, __PLLN1__, __PLLP1__, __PLLQ1__,__PLLR1__ ) \
  6855. do{ MODIFY_REG(RCC->PLLCKSELR, (RCC_PLLCKSELR_PLLSRC | RCC_PLLCKSELR_DIVM1) , ((__RCC_PLLSOURCE__) | ( (__PLLM1__) <<4U))); \
  6856. WRITE_REG (RCC->PLL1DIVR , ( (((__PLLN1__) - 1U )& RCC_PLL1DIVR_N1) | ((((__PLLP1__) -1U ) << 9U) & RCC_PLL1DIVR_P1) | \
  6857. ((((__PLLQ1__) -1U) << 16U)& RCC_PLL1DIVR_Q1) | ((((__PLLR1__) - 1U) << 24U)& RCC_PLL1DIVR_R1))); \
  6858. } while(0)
  6859. /** @brief Macro to configure the PLLs clock source.
  6860. * @note This function must be used only when all PLLs are disabled.
  6861. * @param __PLLSOURCE__: specifies the PLLs entry clock source.
  6862. * This parameter can be one of the following values:
  6863. * @arg RCC_PLLSOURCE_CSI: CSI oscillator clock selected as PLL clock entry
  6864. * @arg RCC_PLLSOURCE_HSI: HSI oscillator clock selected as PLL clock entry
  6865. * @arg RCC_PLLSOURCE_HSE: HSE oscillator clock selected as PLL clock entry
  6866. *
  6867. */
  6868. #define __HAL_RCC_PLL_PLLSOURCE_CONFIG(__PLLSOURCE__) MODIFY_REG(RCC->PLLCKSELR, RCC_PLLCKSELR_PLLSRC, (__PLLSOURCE__))
  6869. /**
  6870. * @brief Macro to configures the main PLL clock Fractional Part Of The Multiplication Factor
  6871. *
  6872. * @note These bits can be written at any time, allowing dynamic fine-tuning of the PLL1 VCO
  6873. *
  6874. * @param __RCC_PLL1FRACN__: specifies Fractional Part Of The Multiplication Factor for PLL1 VCO
  6875. * It should be a value between 0 and 8191
  6876. * @note Warning: The software has to set correctly these bits to insure that the VCO
  6877. * output frequency is between its valid frequency range, which is:
  6878. * 192 to 836 MHz or 128 to 560 MHz(*) if PLL1VCOSEL = 0
  6879. * 150 to 420 MHz if PLL1VCOSEL = 1.
  6880. *
  6881. * (*) : For stm32h7a3xx and stm32h7b3xx family lines.
  6882. *
  6883. * @retval None
  6884. */
  6885. #define __HAL_RCC_PLLFRACN_CONFIG(__RCC_PLL1FRACN__) MODIFY_REG(RCC->PLL1FRACR, RCC_PLL1FRACR_FRACN1, (uint32_t)(__RCC_PLL1FRACN__) << RCC_PLL1FRACR_FRACN1_Pos)
  6886. /** @brief Macro to select the PLL1 reference frequency range.
  6887. * @param __RCC_PLL1VCIRange__: specifies the PLL1 input frequency range
  6888. * This parameter can be one of the following values:
  6889. * @arg RCC_PLL1VCIRANGE_0: Range frequency is between 1 and 2 MHz
  6890. * @arg RCC_PLL1VCIRANGE_1: Range frequency is between 2 and 4 MHz
  6891. * @arg RCC_PLL1VCIRANGE_2: Range frequency is between 4 and 8 MHz
  6892. * @arg RCC_PLL1VCIRANGE_3: Range frequency is between 8 and 16 MHz
  6893. * @retval None
  6894. */
  6895. #define __HAL_RCC_PLL_VCIRANGE(__RCC_PLL1VCIRange__) \
  6896. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLL1RGE, (__RCC_PLL1VCIRange__))
  6897. /** @brief Macro to select the PLL1 reference frequency range.
  6898. * @param __RCC_PLL1VCORange__: specifies the PLL1 input frequency range
  6899. * This parameter can be one of the following values:
  6900. * @arg RCC_PLL1VCOWIDE: Range frequency is between 192 and 836 MHz or between 128 to 560 MHz(*)
  6901. * @arg RCC_PLL1VCOMEDIUM: Range frequency is between 150 and 420 MHz
  6902. *
  6903. * (*) : For stm32h7a3xx and stm32h7b3xx family lines.
  6904. *
  6905. * @retval None
  6906. */
  6907. #define __HAL_RCC_PLL_VCORANGE(__RCC_PLL1VCORange__) \
  6908. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLL1VCOSEL, (__RCC_PLL1VCORange__))
  6909. /** @brief Macro to get the clock source used as system clock.
  6910. * @retval The clock source used as system clock. The returned value can be one
  6911. * of the following:
  6912. * - RCC_CFGR_SWS_CSI: CSI used as system clock.
  6913. * - RCC_CFGR_SWS_HSI: HSI used as system clock.
  6914. * - RCC_CFGR_SWS_HSE: HSE used as system clock.
  6915. * - RCC_CFGR_SWS_PLL: PLL used as system clock.
  6916. */
  6917. #define __HAL_RCC_GET_SYSCLK_SOURCE() ((uint32_t)(RCC->CFGR & RCC_CFGR_SWS))
  6918. /**
  6919. * @brief Macro to configure the system clock source.
  6920. * @param __RCC_SYSCLKSOURCE__: specifies the system clock source.
  6921. * This parameter can be one of the following values:
  6922. * - RCC_SYSCLKSOURCE_HSI: HSI oscillator is used as system clock source.
  6923. * - RCC_SYSCLKSOURCE_CSI: CSI oscillator is used as system clock source.
  6924. * - RCC_SYSCLKSOURCE_HSE: HSE oscillator is used as system clock source.
  6925. * - RCC_SYSCLKSOURCE_PLLCLK: PLL output is used as system clock source.
  6926. */
  6927. #define __HAL_RCC_SYSCLK_CONFIG(__RCC_SYSCLKSOURCE__) MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, (__RCC_SYSCLKSOURCE__))
  6928. /** @brief Macro to get the oscillator used as PLL clock source.
  6929. * @retval The oscillator used as PLL clock source. The returned value can be one
  6930. * of the following:
  6931. * - RCC_PLLSOURCE_NONE: No oscillator is used as PLL clock source.
  6932. * - RCC_PLLSOURCE_CSI: CSI oscillator is used as PLL clock source.
  6933. * - RCC_PLLSOURCE_HSI: HSI oscillator is used as PLL clock source.
  6934. * - RCC_PLLSOURCE_HSE: HSE oscillator is used as PLL clock source.
  6935. */
  6936. #define __HAL_RCC_GET_PLL_OSCSOURCE() ((uint32_t)(RCC->PLLCKSELR & RCC_PLLCKSELR_PLLSRC))
  6937. /** @defgroup RCCEx_MCOx_Clock_Config RCC Extended MCOx Clock Config
  6938. * @{
  6939. */
  6940. /** @brief Macro to configure the MCO1 clock.
  6941. * @param __MCOCLKSOURCE__ specifies the MCO clock source.
  6942. * This parameter can be one of the following values:
  6943. * @arg RCC_MCO1SOURCE_HSI: HSI clock selected as MCO1 source
  6944. * @arg RCC_MCO1SOURCE_LSE: LSE clock selected as MCO1 source
  6945. * @arg RCC_MCO1SOURCE_HSE: HSE clock selected as MCO1 source
  6946. * @arg RCC_MCO1SOURCE_PLL1QCLK: PLL1Q clock selected as MCO1 source
  6947. * @arg RCC_MCO1SOURCE_HSI48: HSI48 (48MHZ) selected as MCO1 source
  6948. * @param __MCODIV__ specifies the MCO clock prescaler.
  6949. * This parameter can be one of the following values:
  6950. * @arg RCC_MCODIV_1 up to RCC_MCODIV_15 : divider applied to MCO1 clock
  6951. */
  6952. #define __HAL_RCC_MCO1_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \
  6953. MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO1 | RCC_CFGR_MCO1PRE), ((__MCOCLKSOURCE__) | (__MCODIV__)))
  6954. /** @brief Macro to configure the MCO2 clock.
  6955. * @param __MCOCLKSOURCE__ specifies the MCO clock source.
  6956. * This parameter can be one of the following values:
  6957. * @arg RCC_MCO2SOURCE_SYSCLK: System clock (SYSCLK) selected as MCO2 source
  6958. * @arg RCC_MCO2SOURCE_PLL2PCLK: PLL2P clock selected as MCO2 source
  6959. * @arg RCC_MCO2SOURCE_HSE: HSE clock selected as MCO2 source
  6960. * @arg RCC_MCO2SOURCE_PLLCLK: PLL1P clock selected as MCO2 source
  6961. * @arg RCC_MCO2SOURCE_CSICLK: CSI clock selected as MCO2 source
  6962. * @arg RCC_MCO2SOURCE_LSICLK: LSI clock selected as MCO2 source
  6963. * @param __MCODIV__ specifies the MCO clock prescaler.
  6964. * This parameter can be one of the following values:
  6965. * @arg RCC_MCODIV_1 up to RCC_MCODIV_15 : divider applied to MCO2 clock
  6966. */
  6967. #define __HAL_RCC_MCO2_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \
  6968. MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO2 | RCC_CFGR_MCO2PRE), ((__MCOCLKSOURCE__) | ((__MCODIV__) << 7)));
  6969. /**
  6970. * @}
  6971. */
  6972. /**
  6973. * @brief Macro to configure the External Low Speed oscillator (LSE) drive capability.
  6974. * @note As the LSE is in the Backup domain and write access is denied to
  6975. * this domain after reset, you have to enable write access using
  6976. * HAL_PWR_EnableBkUpAccess() function before to configure the LSE
  6977. * (to be done once after reset).
  6978. * @note On STM32H7 Rev.B and above devices this can't be updated while LSE is ON.
  6979. * @param __LSEDRIVE__: specifies the new state of the LSE drive capability.
  6980. * This parameter can be one of the following values:
  6981. * @arg RCC_LSEDRIVE_LOW: LSE oscillator low drive capability.
  6982. * @arg RCC_LSEDRIVE_MEDIUMLOW: LSE oscillator medium low drive capability.
  6983. * @arg RCC_LSEDRIVE_MEDIUMHIGH: LSE oscillator medium high drive capability.
  6984. * @arg RCC_LSEDRIVE_HIGH: LSE oscillator high drive capability.
  6985. * @retval None
  6986. */
  6987. #if defined(RCC_VER_X)
  6988. #define __HAL_RCC_LSEDRIVE_CONFIG(__LSEDRIVE__) \
  6989. do{ \
  6990. if((HAL_GetREVID() <= REV_ID_Y) && (((__LSEDRIVE__) == RCC_LSEDRIVE_MEDIUMLOW) || ((__LSEDRIVE__) == RCC_LSEDRIVE_MEDIUMHIGH))) \
  6991. { \
  6992. MODIFY_REG(RCC->BDCR, RCC_BDCR_LSEDRV, (~(uint32_t)(__LSEDRIVE__)) & RCC_BDCR_LSEDRV_Msk); \
  6993. } \
  6994. else \
  6995. { \
  6996. MODIFY_REG(RCC->BDCR, RCC_BDCR_LSEDRV, (uint32_t)(__LSEDRIVE__)); \
  6997. } \
  6998. } while(0)
  6999. #else
  7000. #define __HAL_RCC_LSEDRIVE_CONFIG(__LSEDRIVE__) \
  7001. MODIFY_REG(RCC->BDCR, RCC_BDCR_LSEDRV, (uint32_t)(__LSEDRIVE__));
  7002. #endif /*RCC_VER_X*/
  7003. /**
  7004. * @brief Macro to configure the wake up from stop clock.
  7005. * @param __RCC_STOPWUCLK__: specifies the clock source used after wake up from stop
  7006. * This parameter can be one of the following values:
  7007. * @arg RCC_STOP_WAKEUPCLOCK_CSI: CSI selected as system clock source
  7008. * @arg RCC_STOP_WAKEUPCLOCK_HSI: HSI selected as system clock source
  7009. * @retval None
  7010. */
  7011. #define __HAL_RCC_WAKEUPSTOP_CLK_CONFIG(__RCC_STOPWUCLK__) \
  7012. MODIFY_REG(RCC->CFGR, RCC_CFGR_STOPWUCK, (__RCC_STOPWUCLK__))
  7013. /**
  7014. * @brief Macro to configure the Kernel wake up from stop clock.
  7015. * @param __RCC_STOPKERWUCLK__: specifies the Kernel clock source used after wake up from stop
  7016. * This parameter can be one of the following values:
  7017. * @arg RCC_STOP_KERWAKEUPCLOCK_CSI: CSI selected as Kernel clock source
  7018. * @arg RCC_STOP_KERWAKEUPCLOCK_HSI: HSI selected as Kernel clock source
  7019. * @retval None
  7020. */
  7021. #define __HAL_RCC_KERWAKEUPSTOP_CLK_CONFIG(__RCC_STOPKERWUCLK__) \
  7022. MODIFY_REG(RCC->CFGR, RCC_CFGR_STOPKERWUCK, (__RCC_STOPKERWUCLK__))
  7023. /** @defgroup RCC_Flags_Interrupts_Management Flags Interrupts Management
  7024. * @brief macros to manage the specified RCC Flags and interrupts.
  7025. * @{
  7026. */
  7027. /** @brief Enable RCC interrupt.
  7028. * @param __INTERRUPT__: specifies the RCC interrupt sources to be enabled.
  7029. * This parameter can be any combination of the following values:
  7030. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  7031. * @arg RCC_IT_LSERDY: LSE ready interrupt
  7032. * @arg RCC_IT_CSIRDY: HSI ready interrupt
  7033. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  7034. * @arg RCC_IT_HSERDY: HSE ready interrupt
  7035. * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt
  7036. * @arg RCC_IT_PLLRDY: main PLL ready interrupt
  7037. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  7038. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  7039. * @arg RCC_IT_LSECSS: Clock security system interrupt
  7040. */
  7041. #define __HAL_RCC_ENABLE_IT(__INTERRUPT__) SET_BIT(RCC->CIER, (__INTERRUPT__))
  7042. /** @brief Disable RCC interrupt
  7043. * @param __INTERRUPT__: specifies the RCC interrupt sources to be disabled.
  7044. * This parameter can be any combination of the following values:
  7045. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  7046. * @arg RCC_IT_LSERDY: LSE ready interrupt
  7047. * @arg RCC_IT_CSIRDY: HSI ready interrupt
  7048. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  7049. * @arg RCC_IT_HSERDY: HSE ready interrupt
  7050. * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt
  7051. * @arg RCC_IT_PLLRDY: main PLL ready interrupt
  7052. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  7053. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  7054. * @arg RCC_IT_LSECSS: Clock security system interrupt
  7055. */
  7056. #define __HAL_RCC_DISABLE_IT(__INTERRUPT__) CLEAR_BIT(RCC->CIER, (__INTERRUPT__))
  7057. /** @brief Clear the RCC's interrupt pending bits
  7058. * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
  7059. * This parameter can be any combination of the following values:
  7060. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  7061. * @arg RCC_IT_LSERDY: LSE ready interrupt
  7062. * @arg RCC_IT_CSIRDY: CSI ready interrupt
  7063. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  7064. * @arg RCC_IT_HSERDY: HSE ready interrupt
  7065. * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt
  7066. * @arg RCC_IT_PLLRDY: main PLL ready interrupt
  7067. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  7068. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  7069. * @arg RCC_IT_HSECSS: HSE Clock Security interrupt
  7070. * @arg RCC_IT_LSECSS: Clock security system interrupt
  7071. */
  7072. #define __HAL_RCC_CLEAR_IT(__INTERRUPT__) (RCC->CICR = (__INTERRUPT__))
  7073. /** @brief Check the RCC's interrupt has occurred or not.
  7074. * @param __INTERRUPT__: specifies the RCC interrupt source to check.
  7075. * This parameter can be any combination of the following values:
  7076. * @arg RCC_IT_LSIRDY: LSI ready interrupt
  7077. * @arg RCC_IT_LSERDY: LSE ready interrupt
  7078. * @arg RCC_IT_CSIRDY: CSI ready interrupt
  7079. * @arg RCC_IT_HSIRDY: HSI ready interrupt
  7080. * @arg RCC_IT_HSERDY: HSE ready interrupt
  7081. * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt
  7082. * @arg RCC_IT_PLLRDY: main PLL ready interrupt
  7083. * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt
  7084. * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt
  7085. * @arg RCC_IT_HSECSS: HSE Clock Security interrupt
  7086. * @arg RCC_IT_LSECSS: Clock security system interrupt
  7087. * @retval The new state of __INTERRUPT__ (TRUE or FALSE).
  7088. */
  7089. #define __HAL_RCC_GET_IT(__INTERRUPT__) ((RCC->CIFR & (__INTERRUPT__)) == (__INTERRUPT__))
  7090. /** @brief Set RMVF bit to clear the reset flags.
  7091. */
  7092. #define __HAL_RCC_CLEAR_RESET_FLAGS() (RCC->RSR |= RCC_RSR_RMVF)
  7093. #if defined(DUAL_CORE)
  7094. #define __HAL_RCC_C1_CLEAR_RESET_FLAGS() (RCC_C1->RSR |= RCC_RSR_RMVF)
  7095. #define __HAL_RCC_C2_CLEAR_RESET_FLAGS() (RCC_C2->RSR |= RCC_RSR_RMVF)
  7096. #endif /*DUAL_CORE*/
  7097. #if defined(DUAL_CORE)
  7098. /** @brief Check RCC flag is set or not.
  7099. * @param __FLAG__: specifies the flag to check.
  7100. * This parameter can be one of the following values:
  7101. * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready
  7102. * @arg RCC_FLAG_HSIDIV: HSI divider flag
  7103. * @arg RCC_FLAG_CSIRDY: CSI oscillator clock ready
  7104. * @arg RCC_FLAG_HSI48RDY: HSI48 oscillator clock ready
  7105. * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready
  7106. * @arg RCC_FLAG_D1CKRDY: Domain1 clock ready
  7107. * @arg RCC_FLAG_D2CKRDY: Domain2 clock ready
  7108. * @arg RCC_FLAG_PLLRDY: PLL1 clock ready
  7109. * @arg RCC_FLAG_PLL2RDY: PLL2 clock ready
  7110. * @arg RCC_FLAG_PLL3RDY: PLL3 clock ready
  7111. * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready
  7112. * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready
  7113. * @arg RCC_FLAG_C1RST: CPU reset flag
  7114. * @arg RCC_FLAG_C2RST: CPU2 reset flag
  7115. * @arg RCC_FLAG_D1RST: D1 domain power switch reset flag
  7116. * @arg RCC_FLAG_D2RST: D2 domain power switch reset flag
  7117. * @arg RCC_FLAG_BORRST: BOR reset flag
  7118. * @arg RCC_FLAG_PINRST: Pin reset
  7119. * @arg RCC_FLAG_PORRST: POR/PDR reset
  7120. * @arg RCC_FLAG_SFTR1ST: System reset from CPU reset flag
  7121. * @arg RCC_FLAG_SFTR2ST: System reset from CPU2 reset flag
  7122. * @arg RCC_FLAG_BORRST: D2 domain power switch reset flag
  7123. * @arg RCC_FLAG_IWDG1RST: CPU Independent Watchdog reset
  7124. * @arg RCC_FLAG_IWDG2RST: CPU2 Independent Watchdog reset
  7125. * @arg RCC_FLAG_WWDG2RST: Window Watchdog2 reset
  7126. * @arg RCC_FLAG_WWDG1RST: Window Watchdog1 reset
  7127. * @arg RCC_FLAG_LPWR1RST: Reset due to illegal D1 DSTANDBY or CPU CSTOP flag
  7128. * @arg RCC_FLAG_LPWR2RST: Reset due to illegal D2 DSTANDBY or CPU2 CSTOP flag
  7129. * @retval The new state of __FLAG__ (TRUE or FALSE).
  7130. */
  7131. #define RCC_FLAG_MASK ((uint8_t)0x1F)
  7132. #define __HAL_RCC_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5U) == 1U)? RCC->CR :((((__FLAG__) >> 5U) == 2U) ? RCC->BDCR : \
  7133. ((((__FLAG__) >> 5U) == 3U)? RCC->CSR : ((((__FLAG__) >> 5U) == 4U)? RCC->RSR :RCC->CIFR)))) & (1U << ((__FLAG__) & RCC_FLAG_MASK)))!= 0U)? 1U : 0U)
  7134. #define __HAL_RCC_C1_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5U) == 1U)? RCC->CR :((((__FLAG__) >> 5U) == 2U) ? RCC->BDCR : \
  7135. ((((__FLAG__) >> 5U) == 3U)? RCC->CSR : ((((__FLAG__) >> 5U) == 4U)? RCC_C1->RSR :RCC->CIFR)))) & (1U << ((__FLAG__) & RCC_FLAG_MASK)))!= 0U)? 1U : 0U)
  7136. #define __HAL_RCC_C2_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5U) == 1U)? RCC->CR :((((__FLAG__) >> 5U) == 2U) ? RCC->BDCR : \
  7137. ((((__FLAG__) >> 5U) == 3U)? RCC->CSR : ((((__FLAG__) >> 5U) == 4U)? RCC_C2->RSR :RCC->CIFR)))) & (1U << ((__FLAG__) & RCC_FLAG_MASK)))!= 0U)? 1U : 0U)
  7138. #else
  7139. /** @brief Check RCC flag is set or not.
  7140. * @param __FLAG__: specifies the flag to check.
  7141. * This parameter can be one of the following values:
  7142. * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready
  7143. * @arg RCC_FLAG_HSIDIV: HSI divider flag
  7144. * @arg RCC_FLAG_CSIRDY: CSI oscillator clock ready
  7145. * @arg RCC_FLAG_HSI48RDY: HSI48 oscillator clock ready
  7146. * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready
  7147. * @arg RCC_FLAG_D1CKRDY: Domain1 clock ready (*)
  7148. * @arg RCC_FLAG_D2CKRDY: Domain2 clock ready (*)
  7149. * @arg RCC_FLAG_CPUCKRDY: CPU Domain clock ready (CPU, APB3, bus matrix1 and related memories) (*)
  7150. * @arg RCC_FLAG_CDCKRDY: CPU Domain clock ready (*)
  7151. * @arg RCC_FLAG_PLLRDY: PLL1 clock ready
  7152. * @arg RCC_FLAG_PLL2RDY: PLL2 clock ready
  7153. * @arg RCC_FLAG_PLL3RDY: PLL3 clock ready
  7154. * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready
  7155. * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready
  7156. * @arg RCC_FLAG_CPURST: CPU reset flag
  7157. * @arg RCC_FLAG_D1RST: D1 domain power switch reset flag (*)
  7158. * @arg RCC_FLAG_D2RST: D2 domain power switch reset flag (*)
  7159. * @arg RCC_FLAG_CDRST: CD domain power switch reset flag (*)
  7160. * @arg RCC_FLAG_BORRST: BOR reset flag
  7161. * @arg RCC_FLAG_PINRST: Pin reset
  7162. * @arg RCC_FLAG_PORRST: POR/PDR reset
  7163. * @arg RCC_FLAG_SFTRST: System reset from CPU reset flag
  7164. * @arg RCC_FLAG_BORRST: D2 domain power switch reset flag
  7165. * @arg RCC_FLAG_IWDG1RST: CPU Independent Watchdog reset
  7166. * @arg RCC_FLAG_WWDG1RST: Window Watchdog1 reset
  7167. * @arg RCC_FLAG_LPWR1RST: Reset due to illegal D1 DSTANDBY or CPU CSTOP flag
  7168. * @arg RCC_FLAG_LPWR2RST: Reset due to illegal D2 DSTANDBY flag
  7169. * @retval The new state of __FLAG__ (TRUE or FALSE).
  7170. *
  7171. * (*) Available on some STM32H7 lines only.
  7172. */
  7173. #define RCC_FLAG_MASK ((uint8_t)0x1F)
  7174. #define __HAL_RCC_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5U) == 1U)? RCC->CR :((((__FLAG__) >> 5U) == 2U) ? RCC->BDCR : \
  7175. ((((__FLAG__) >> 5U) == 3U)? RCC->CSR : ((((__FLAG__) >> 5U) == 4U)? RCC->RSR :RCC->CIFR)))) & (1UL << ((__FLAG__) & RCC_FLAG_MASK)))!= 0U)? 1U : 0U)
  7176. #endif /*DUAL_CORE*/
  7177. /**
  7178. * @}
  7179. */
  7180. #define RCC_GET_PLL_OSCSOURCE() ((RCC->PLLCKSELR & RCC_PLLCKSELR_PLLSRC) >> RCC_PLLCKSELR_PLLSRC_Pos)
  7181. /**
  7182. * @}
  7183. */
  7184. /* Include RCC HAL Extension module */
  7185. #include "stm32h7xx_hal_rcc_ex.h"
  7186. /* Exported functions --------------------------------------------------------*/
  7187. /** @addtogroup RCC_Exported_Functions
  7188. * @{
  7189. */
  7190. /** @addtogroup RCC_Exported_Functions_Group1
  7191. * @{
  7192. */
  7193. /* Initialization and de-initialization functions ******************************/
  7194. HAL_StatusTypeDef HAL_RCC_DeInit(void);
  7195. HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct);
  7196. HAL_StatusTypeDef HAL_RCC_ClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t FLatency);
  7197. /**
  7198. * @}
  7199. */
  7200. /** @addtogroup RCC_Exported_Functions_Group2
  7201. * @{
  7202. */
  7203. /* Peripheral Control functions ************************************************/
  7204. void HAL_RCC_MCOConfig(uint32_t RCC_MCOx, uint32_t RCC_MCOSource, uint32_t RCC_MCODiv);
  7205. void HAL_RCC_EnableCSS(void);
  7206. void HAL_RCC_DisableCSS(void);
  7207. uint32_t HAL_RCC_GetSysClockFreq(void);
  7208. uint32_t HAL_RCC_GetHCLKFreq(void);
  7209. uint32_t HAL_RCC_GetPCLK1Freq(void);
  7210. uint32_t HAL_RCC_GetPCLK2Freq(void);
  7211. void HAL_RCC_GetOscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct);
  7212. void HAL_RCC_GetClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t *pFLatency);
  7213. /* CSS NMI IRQ handler */
  7214. void HAL_RCC_NMI_IRQHandler(void);
  7215. /* User Callbacks in non blocking mode (IT mode) */
  7216. void HAL_RCC_CCSCallback(void);
  7217. /**
  7218. * @}
  7219. */
  7220. /**
  7221. * @}
  7222. */
  7223. /* Private types -------------------------------------------------------------*/
  7224. /* Private variables ---------------------------------------------------------*/
  7225. /* Private constants ---------------------------------------------------------*/
  7226. /** @defgroup RCC_Private_Constants RCC Private Constants
  7227. * @{
  7228. */
  7229. #define HSE_TIMEOUT_VALUE HSE_STARTUP_TIMEOUT
  7230. #define HSI_TIMEOUT_VALUE (2U) /* 2 ms */
  7231. #define HSI48_TIMEOUT_VALUE (2U) /* 2 ms */
  7232. #define CSI_TIMEOUT_VALUE (2U) /* 2 ms */
  7233. #define LSI_TIMEOUT_VALUE (2U) /* 2 ms */
  7234. #define PLL_TIMEOUT_VALUE (2U) /* 2 ms */
  7235. #define CLOCKSWITCH_TIMEOUT_VALUE (5000U) /* 5 s */
  7236. #define RCC_DBP_TIMEOUT_VALUE (100U)
  7237. #define RCC_LSE_TIMEOUT_VALUE LSE_STARTUP_TIMEOUT
  7238. /**
  7239. * @}
  7240. */
  7241. /* Private macros ------------------------------------------------------------*/
  7242. /** @addtogroup RCC_Private_Macros RCC Private Macros
  7243. * @{
  7244. */
  7245. /** @defgroup RCC_IS_RCC_Definitions RCC Private macros to check input parameters
  7246. * @{
  7247. */
  7248. #define IS_RCC_OSCILLATORTYPE(OSCILLATOR) (((OSCILLATOR) == RCC_OSCILLATORTYPE_NONE) || \
  7249. (((OSCILLATOR) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE) || \
  7250. (((OSCILLATOR) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI) || \
  7251. (((OSCILLATOR) & RCC_OSCILLATORTYPE_CSI) == RCC_OSCILLATORTYPE_CSI) || \
  7252. (((OSCILLATOR) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI) || \
  7253. (((OSCILLATOR) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE) || \
  7254. (((OSCILLATOR) & RCC_OSCILLATORTYPE_HSI48) == RCC_OSCILLATORTYPE_HSI48))
  7255. #if defined(RCC_CR_HSEEXT)
  7256. #define IS_RCC_HSE(HSE) (((HSE) == RCC_HSE_OFF) || ((HSE) == RCC_HSE_ON) || \
  7257. ((HSE) == RCC_HSE_BYPASS) || ((HSE) == RCC_HSE_BYPASS_DIGITAL))
  7258. #else
  7259. #define IS_RCC_HSE(HSE) (((HSE) == RCC_HSE_OFF) || ((HSE) == RCC_HSE_ON) || \
  7260. ((HSE) == RCC_HSE_BYPASS))
  7261. #endif /* RCC_CR_HSEEXT */
  7262. #if defined(RCC_BDCR_LSEEXT)
  7263. #define IS_RCC_LSE(LSE) (((LSE) == RCC_LSE_OFF) || ((LSE) == RCC_LSE_ON) || \
  7264. ((LSE) == RCC_LSE_BYPASS) || ((LSE) == RCC_LSE_BYPASS_DIGITAL))
  7265. #else
  7266. #define IS_RCC_LSE(LSE) (((LSE) == RCC_LSE_OFF) || ((LSE) == RCC_LSE_ON) || \
  7267. ((LSE) == RCC_LSE_BYPASS))
  7268. #endif /* RCC_BDCR_LSEEXT */
  7269. #define IS_RCC_HSI(HSI) (((HSI) == RCC_HSI_OFF) || ((HSI) == RCC_HSI_ON) || \
  7270. ((HSI) == RCC_HSI_DIV1) || ((HSI) == RCC_HSI_DIV2) || \
  7271. ((HSI) == RCC_HSI_DIV4) || ((HSI) == RCC_HSI_DIV8))
  7272. #define IS_RCC_HSI48(HSI48) (((HSI48) == RCC_HSI48_OFF) || ((HSI48) == RCC_HSI48_ON))
  7273. #define IS_RCC_LSI(LSI) (((LSI) == RCC_LSI_OFF) || ((LSI) == RCC_LSI_ON))
  7274. #define IS_RCC_CSI(CSI) (((CSI) == RCC_CSI_OFF) || ((CSI) == RCC_CSI_ON))
  7275. #define IS_RCC_PLL(PLL) (((PLL) == RCC_PLL_NONE) ||((PLL) == RCC_PLL_OFF) || \
  7276. ((PLL) == RCC_PLL_ON))
  7277. #define IS_RCC_PLLSOURCE(SOURCE) (((SOURCE) == RCC_PLLSOURCE_CSI) || \
  7278. ((SOURCE) == RCC_PLLSOURCE_HSI) || \
  7279. ((SOURCE) == RCC_PLLSOURCE_NONE) || \
  7280. ((SOURCE) == RCC_PLLSOURCE_HSE))
  7281. #define IS_RCC_PLLRGE_VALUE(VALUE) (((VALUE) == RCC_PLL1VCIRANGE_0) || \
  7282. ((VALUE) == RCC_PLL1VCIRANGE_1) || \
  7283. ((VALUE) == RCC_PLL1VCIRANGE_2) || \
  7284. ((VALUE) == RCC_PLL1VCIRANGE_3))
  7285. #define IS_RCC_PLLVCO_VALUE(VALUE) (((VALUE) == RCC_PLL1VCOWIDE) || ((VALUE) == RCC_PLL1VCOMEDIUM))
  7286. #define IS_RCC_PLLFRACN_VALUE(VALUE) ((VALUE) <= 8191U)
  7287. #define IS_RCC_PLLM_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 63U))
  7288. #if !defined(RCC_VER_2_0)
  7289. #define IS_RCC_PLLN_VALUE(VALUE) ((4U <= (VALUE)) && ((VALUE) <= 512U))
  7290. #else
  7291. #define IS_RCC_PLLN_VALUE(VALUE) ((8U <= (VALUE)) && ((VALUE) <= 420U))
  7292. #endif /* !RCC_VER_2_0 */
  7293. #define IS_RCC_PLLP_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 128U))
  7294. #define IS_RCC_PLLQ_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 128U))
  7295. #define IS_RCC_PLLR_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 128U))
  7296. #define IS_RCC_PLLCLOCKOUT_VALUE(VALUE) (((VALUE) == RCC_PLL1_DIVP) || \
  7297. ((VALUE) == RCC_PLL1_DIVQ) || \
  7298. ((VALUE) == RCC_PLL1_DIVR))
  7299. #define IS_RCC_CLOCKTYPE(CLK) ((1U <= (CLK)) && ((CLK) <= 0x3FU))
  7300. #define IS_RCC_SYSCLKSOURCE(SOURCE) (((SOURCE) == RCC_SYSCLKSOURCE_CSI) || \
  7301. ((SOURCE) == RCC_SYSCLKSOURCE_HSI) || \
  7302. ((SOURCE) == RCC_SYSCLKSOURCE_HSE) || \
  7303. ((SOURCE) == RCC_SYSCLKSOURCE_PLLCLK))
  7304. #define IS_RCC_SYSCLK(SYSCLK) (((SYSCLK) == RCC_SYSCLK_DIV1) || ((SYSCLK) == RCC_SYSCLK_DIV2) || \
  7305. ((SYSCLK) == RCC_SYSCLK_DIV4) || ((SYSCLK) == RCC_SYSCLK_DIV8) || \
  7306. ((SYSCLK) == RCC_SYSCLK_DIV16) || ((SYSCLK) == RCC_SYSCLK_DIV64) || \
  7307. ((SYSCLK) == RCC_SYSCLK_DIV128) || ((SYSCLK) == RCC_SYSCLK_DIV256) || \
  7308. ((SYSCLK) == RCC_SYSCLK_DIV512))
  7309. #define IS_RCC_HCLK(HCLK) (((HCLK) == RCC_HCLK_DIV1) || ((HCLK) == RCC_HCLK_DIV2) || \
  7310. ((HCLK) == RCC_HCLK_DIV4) || ((HCLK) == RCC_HCLK_DIV8) || \
  7311. ((HCLK) == RCC_HCLK_DIV16) || ((HCLK) == RCC_HCLK_DIV64) || \
  7312. ((HCLK) == RCC_HCLK_DIV128) || ((HCLK) == RCC_HCLK_DIV256) || \
  7313. ((HCLK) == RCC_HCLK_DIV512))
  7314. #define IS_RCC_CDPCLK1(CDPCLK1) (((CDPCLK1) == RCC_APB3_DIV1) || ((CDPCLK1) == RCC_APB3_DIV2) || \
  7315. ((CDPCLK1) == RCC_APB3_DIV4) || ((CDPCLK1) == RCC_APB3_DIV8) || \
  7316. ((CDPCLK1) == RCC_APB3_DIV16))
  7317. #define IS_RCC_D1PCLK1 IS_RCC_CDPCLK1 /* for legacy compatibility between H7 lines */
  7318. #define IS_RCC_PCLK1(PCLK1) (((PCLK1) == RCC_APB1_DIV1) || ((PCLK1) == RCC_APB1_DIV2) || \
  7319. ((PCLK1) == RCC_APB1_DIV4) || ((PCLK1) == RCC_APB1_DIV8) || \
  7320. ((PCLK1) == RCC_APB1_DIV16))
  7321. #define IS_RCC_PCLK2(PCLK2) (((PCLK2) == RCC_APB2_DIV1) || ((PCLK2) == RCC_APB2_DIV2) || \
  7322. ((PCLK2) == RCC_APB2_DIV4) || ((PCLK2) == RCC_APB2_DIV8) || \
  7323. ((PCLK2) == RCC_APB2_DIV16))
  7324. #define IS_RCC_SRDPCLK1(SRDPCLK1) (((SRDPCLK1) == RCC_APB4_DIV1) || ((SRDPCLK1) == RCC_APB4_DIV2) || \
  7325. ((SRDPCLK1) == RCC_APB4_DIV4) || ((SRDPCLK1) == RCC_APB4_DIV8) || \
  7326. ((SRDPCLK1) == RCC_APB4_DIV16))
  7327. #define IS_RCC_D3PCLK1 IS_RCC_SRDPCLK1 /* for legacy compatibility between H7 lines*/
  7328. #define IS_RCC_RTCCLKSOURCE(SOURCE) (((SOURCE) == RCC_RTCCLKSOURCE_LSE) || ((SOURCE) == RCC_RTCCLKSOURCE_LSI) || \
  7329. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV2) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV3) || \
  7330. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV4) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV5) || \
  7331. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV6) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV7) || \
  7332. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV8) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV9) || \
  7333. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV10) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV11) || \
  7334. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV12) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV13) || \
  7335. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV14) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV15) || \
  7336. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV16) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV17) || \
  7337. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV18) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV19) || \
  7338. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV20) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV21) || \
  7339. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV22) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV23) || \
  7340. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV24) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV25) || \
  7341. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV26) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV27) || \
  7342. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV28) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV29) || \
  7343. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV30) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV31) || \
  7344. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV32) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV33) || \
  7345. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV34) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV35) || \
  7346. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV36) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV37) || \
  7347. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV38) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV39) || \
  7348. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV40) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV41) || \
  7349. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV42) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV43) || \
  7350. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV44) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV45) || \
  7351. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV46) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV47) || \
  7352. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV48) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV49) || \
  7353. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV50) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV51) || \
  7354. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV52) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV53) || \
  7355. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV54) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV55) || \
  7356. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV56) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV57) || \
  7357. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV58) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV59) || \
  7358. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV60) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV61) || \
  7359. ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV62) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV63))
  7360. #define IS_RCC_MCO(MCOx) (((MCOx) == RCC_MCO1) || ((MCOx) == RCC_MCO2))
  7361. #define IS_RCC_MCO1SOURCE(SOURCE) (((SOURCE) == RCC_MCO1SOURCE_HSI) || ((SOURCE) == RCC_MCO1SOURCE_LSE) || \
  7362. ((SOURCE) == RCC_MCO1SOURCE_HSE) || ((SOURCE) == RCC_MCO1SOURCE_PLL1QCLK) || \
  7363. ((SOURCE) == RCC_MCO1SOURCE_HSI48))
  7364. #define IS_RCC_MCO2SOURCE(SOURCE) (((SOURCE) == RCC_MCO2SOURCE_SYSCLK) || ((SOURCE) == RCC_MCO2SOURCE_PLL2PCLK) || \
  7365. ((SOURCE) == RCC_MCO2SOURCE_HSE) || ((SOURCE) == RCC_MCO2SOURCE_PLLCLK) || \
  7366. ((SOURCE) == RCC_MCO2SOURCE_CSICLK) || ((SOURCE) == RCC_MCO2SOURCE_LSICLK))
  7367. #define IS_RCC_MCODIV(DIV) (((DIV) == RCC_MCODIV_1) || ((DIV) == RCC_MCODIV_2) || \
  7368. ((DIV) == RCC_MCODIV_3) || ((DIV) == RCC_MCODIV_4) || \
  7369. ((DIV) == RCC_MCODIV_5) || ((DIV) == RCC_MCODIV_6) || \
  7370. ((DIV) == RCC_MCODIV_7) || ((DIV) == RCC_MCODIV_8) || \
  7371. ((DIV) == RCC_MCODIV_9) || ((DIV) == RCC_MCODIV_10) || \
  7372. ((DIV) == RCC_MCODIV_11) || ((DIV) == RCC_MCODIV_12) || \
  7373. ((DIV) == RCC_MCODIV_13) || ((DIV) == RCC_MCODIV_14) || \
  7374. ((DIV) == RCC_MCODIV_15))
  7375. #if defined(DUAL_CORE)
  7376. #define IS_RCC_FLAG(FLAG) (((FLAG) == RCC_FLAG_HSIRDY) || ((FLAG) == RCC_FLAG_CSIRDY) || \
  7377. ((FLAG) == RCC_FLAG_HSI48RDY) || ((FLAG) == RCC_FLAG_HSERDY) || \
  7378. ((FLAG) == RCC_FLAG_D1CKRDY) || ((FLAG) == RCC_FLAG_D2CKRDY) || \
  7379. ((FLAG) == RCC_FLAG_PLLRDY) || ((FLAG) == RCC_FLAG_PLL2RDY) || \
  7380. ((FLAG) == RCC_FLAG_PLL3RDY) || ((FLAG) == RCC_FLAG_LSERDY) || \
  7381. ((FLAG) == RCC_FLAG_LSIRDY) || \
  7382. ((FLAG) == RCC_FLAG_C1RST) || ((FLAG) == RCC_FLAG_C2RST) || \
  7383. ((FLAG) == RCC_FLAG_SFTR2ST) || ((FLAG) == RCC_FLAG_WWDG2RST)|| \
  7384. ((FLAG) == RCC_FLAG_IWDG2RST) || ((FLAG) == RCC_FLAG_D1RST) || \
  7385. ((FLAG) == RCC_FLAG_D2RST) || ((FLAG) == RCC_FLAG_BORRST) || \
  7386. ((FLAG) == RCC_FLAG_PINRST) || ((FLAG) == RCC_FLAG_PORRST) || \
  7387. ((FLAG) == RCC_FLAG_SFTR1ST) || ((FLAG) == RCC_FLAG_IWDG1RST)|| \
  7388. ((FLAG) == RCC_FLAG_WWDG1RST) || ((FLAG) == RCC_FLAG_LPWR1RST)|| \
  7389. ((FLAG) == RCC_FLAG_LPWR2RST) || ((FLAG) == RCC_FLAG_HSIDIV))
  7390. #else
  7391. #if defined(RCC_CR_D2CKRDY)
  7392. #define IS_RCC_FLAG(FLAG) (((FLAG) == RCC_FLAG_HSIRDY) || ((FLAG) == RCC_FLAG_CSIRDY) || \
  7393. ((FLAG) == RCC_FLAG_HSI48RDY) || ((FLAG) == RCC_FLAG_HSERDY) || \
  7394. ((FLAG) == RCC_FLAG_D1CKRDY) || ((FLAG) == RCC_FLAG_D2CKRDY) || \
  7395. ((FLAG) == RCC_FLAG_PLLRDY) || ((FLAG) == RCC_FLAG_PLL2RDY) || \
  7396. ((FLAG) == RCC_FLAG_PLL3RDY) || ((FLAG) == RCC_FLAG_LSERDY) || \
  7397. ((FLAG) == RCC_FLAG_LSIRDY) || \
  7398. ((FLAG) == RCC_FLAG_CPURST) || ((FLAG) == RCC_FLAG_D1RST) || \
  7399. ((FLAG) == RCC_FLAG_D2RST) || ((FLAG) == RCC_FLAG_BORRST) || \
  7400. ((FLAG) == RCC_FLAG_PINRST) || ((FLAG) == RCC_FLAG_PORRST) || \
  7401. ((FLAG) == RCC_FLAG_SFTRST) || ((FLAG) == RCC_FLAG_IWDG1RST)|| \
  7402. ((FLAG) == RCC_FLAG_WWDG1RST) || ((FLAG) == RCC_FLAG_LPWR1RST)|| \
  7403. ((FLAG) == RCC_FLAG_LPWR2RST) || ((FLAG) == RCC_FLAG_HSIDIV ))
  7404. #else
  7405. #define IS_RCC_FLAG(FLAG) (((FLAG) == RCC_FLAG_HSIRDY) || ((FLAG) == RCC_FLAG_CSIRDY) || \
  7406. ((FLAG) == RCC_FLAG_HSI48RDY) || ((FLAG) == RCC_FLAG_HSERDY) || \
  7407. ((FLAG) == RCC_FLAG_CPUCKRDY) || ((FLAG) == RCC_FLAG_CDCKRDY) || \
  7408. ((FLAG) == RCC_FLAG_PLLRDY) || ((FLAG) == RCC_FLAG_PLL2RDY) || \
  7409. ((FLAG) == RCC_FLAG_PLL3RDY) || ((FLAG) == RCC_FLAG_LSERDY) || \
  7410. ((FLAG) == RCC_FLAG_LSIRDY) || \
  7411. ((FLAG) == RCC_FLAG_CDRST) || ((FLAG) == RCC_FLAG_BORRST) || \
  7412. ((FLAG) == RCC_FLAG_PINRST) || ((FLAG) == RCC_FLAG_PORRST) || \
  7413. ((FLAG) == RCC_FLAG_SFTRST) || ((FLAG) == RCC_FLAG_IWDG1RST)|| \
  7414. ((FLAG) == RCC_FLAG_WWDG1RST) || ((FLAG) == RCC_FLAG_LPWR1RST)|| \
  7415. ((FLAG) == RCC_FLAG_LPWR2RST) || ((FLAG) == RCC_FLAG_HSIDIV ))
  7416. #endif /* RCC_CR_D2CKRDY */
  7417. #endif /*DUAL_CORE*/
  7418. #define IS_RCC_HSICALIBRATION_VALUE(VALUE) ((VALUE) <= 0x7FU)
  7419. #define IS_RCC_CSICALIBRATION_VALUE(VALUE) ((VALUE) <= 0x3FU)
  7420. #define IS_RCC_STOP_WAKEUPCLOCK(SOURCE) (((SOURCE) == RCC_STOP_WAKEUPCLOCK_CSI) || \
  7421. ((SOURCE) == RCC_STOP_WAKEUPCLOCK_HSI))
  7422. #define IS_RCC_STOP_KERWAKEUPCLOCK(SOURCE) (((SOURCE) == RCC_STOP_KERWAKEUPCLOCK_CSI) || \
  7423. ((SOURCE) == RCC_STOP_KERWAKEUPCLOCK_HSI))
  7424. /**
  7425. * @}
  7426. */
  7427. /**
  7428. * @}
  7429. */
  7430. /**
  7431. * @}
  7432. */
  7433. /**
  7434. * @}
  7435. */
  7436. #ifdef __cplusplus
  7437. }
  7438. #endif
  7439. #endif /* STM32H7xx_HAL_RCC_H */