stm32h7xx_ll_spi.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.
  11. *
  12. * This software is licensed under terms that can be found in the LICENSE file
  13. * in the root directory of this software component.
  14. * If no LICENSE file comes with this software, it is provided AS-IS.
  15. *
  16. ******************************************************************************
  17. */
  18. #if defined(USE_FULL_LL_DRIVER)
  19. /* Includes ------------------------------------------------------------------*/
  20. #include "stm32h7xx_ll_spi.h"
  21. #include "stm32h7xx_ll_bus.h"
  22. #include "stm32h7xx_ll_rcc.h"
  23. #ifdef GENERATOR_I2S_PRESENT
  24. #include "stm32h7xx_ll_rcc.h"
  25. #endif /* GENERATOR_I2S_PRESENT*/
  26. #ifdef USE_FULL_ASSERT
  27. #include "stm32_assert.h"
  28. #else
  29. #define assert_param(expr) ((void)0U)
  30. #endif /* USE_FULL_ASSERT */
  31. /** @addtogroup STM32H7xx_LL_Driver
  32. * @{
  33. */
  34. #if defined(SPI1) || defined(SPI2) || defined(SPI3) || defined(SPI4) || defined(SPI5) || defined(SPI6)
  35. /** @addtogroup SPI_LL
  36. * @{
  37. */
  38. /* Private types -------------------------------------------------------------*/
  39. /* Private variables ---------------------------------------------------------*/
  40. /* Private constants ---------------------------------------------------------*/
  41. /* Private macros ------------------------------------------------------------*/
  42. /** @addtogroup SPI_LL_Private_Macros
  43. * @{
  44. */
  45. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) || \
  46. ((__VALUE__) == LL_SPI_MODE_SLAVE))
  47. #define IS_LL_SPI_SS_IDLENESS(__VALUE__) (((__VALUE__) == LL_SPI_SS_IDLENESS_00CYCLE) || \
  48. ((__VALUE__) == LL_SPI_SS_IDLENESS_01CYCLE) || \
  49. ((__VALUE__) == LL_SPI_SS_IDLENESS_02CYCLE) || \
  50. ((__VALUE__) == LL_SPI_SS_IDLENESS_03CYCLE) || \
  51. ((__VALUE__) == LL_SPI_SS_IDLENESS_04CYCLE) || \
  52. ((__VALUE__) == LL_SPI_SS_IDLENESS_05CYCLE) || \
  53. ((__VALUE__) == LL_SPI_SS_IDLENESS_06CYCLE) || \
  54. ((__VALUE__) == LL_SPI_SS_IDLENESS_07CYCLE) || \
  55. ((__VALUE__) == LL_SPI_SS_IDLENESS_08CYCLE) || \
  56. ((__VALUE__) == LL_SPI_SS_IDLENESS_09CYCLE) || \
  57. ((__VALUE__) == LL_SPI_SS_IDLENESS_10CYCLE) || \
  58. ((__VALUE__) == LL_SPI_SS_IDLENESS_11CYCLE) || \
  59. ((__VALUE__) == LL_SPI_SS_IDLENESS_12CYCLE) || \
  60. ((__VALUE__) == LL_SPI_SS_IDLENESS_13CYCLE) || \
  61. ((__VALUE__) == LL_SPI_SS_IDLENESS_14CYCLE) || \
  62. ((__VALUE__) == LL_SPI_SS_IDLENESS_15CYCLE))
  63. #define IS_LL_SPI_ID_IDLENESS(__VALUE__) (((__VALUE__) == LL_SPI_ID_IDLENESS_00CYCLE) || \
  64. ((__VALUE__) == LL_SPI_ID_IDLENESS_01CYCLE) || \
  65. ((__VALUE__) == LL_SPI_ID_IDLENESS_02CYCLE) || \
  66. ((__VALUE__) == LL_SPI_ID_IDLENESS_03CYCLE) || \
  67. ((__VALUE__) == LL_SPI_ID_IDLENESS_04CYCLE) || \
  68. ((__VALUE__) == LL_SPI_ID_IDLENESS_05CYCLE) || \
  69. ((__VALUE__) == LL_SPI_ID_IDLENESS_06CYCLE) || \
  70. ((__VALUE__) == LL_SPI_ID_IDLENESS_07CYCLE) || \
  71. ((__VALUE__) == LL_SPI_ID_IDLENESS_08CYCLE) || \
  72. ((__VALUE__) == LL_SPI_ID_IDLENESS_09CYCLE) || \
  73. ((__VALUE__) == LL_SPI_ID_IDLENESS_10CYCLE) || \
  74. ((__VALUE__) == LL_SPI_ID_IDLENESS_11CYCLE) || \
  75. ((__VALUE__) == LL_SPI_ID_IDLENESS_12CYCLE) || \
  76. ((__VALUE__) == LL_SPI_ID_IDLENESS_13CYCLE) || \
  77. ((__VALUE__) == LL_SPI_ID_IDLENESS_14CYCLE) || \
  78. ((__VALUE__) == LL_SPI_ID_IDLENESS_15CYCLE))
  79. #define IS_LL_SPI_TXCRCINIT_PATTERN(__VALUE__) (((__VALUE__) == LL_SPI_TXCRCINIT_ALL_ZERO_PATTERN) || \
  80. ((__VALUE__) == LL_SPI_TXCRCINIT_ALL_ONES_PATTERN))
  81. #define IS_LL_SPI_RXCRCINIT_PATTERN(__VALUE__) (((__VALUE__) == LL_SPI_RXCRCINIT_ALL_ZERO_PATTERN) || \
  82. ((__VALUE__) == LL_SPI_RXCRCINIT_ALL_ONES_PATTERN))
  83. #define IS_LL_SPI_UDR_CONFIG_REGISTER(__VALUE__) (((__VALUE__) == LL_SPI_UDR_CONFIG_REGISTER_PATTERN) || \
  84. ((__VALUE__) == LL_SPI_UDR_CONFIG_LAST_RECEIVED) || \
  85. ((__VALUE__) == LL_SPI_UDR_CONFIG_LAST_TRANSMITTED))
  86. #define IS_LL_SPI_UDR_DETECT_BEGIN_DATA(__VALUE__) (((__VALUE__) == LL_SPI_UDR_DETECT_BEGIN_DATA_FRAME) || \
  87. ((__VALUE__) == LL_SPI_UDR_DETECT_END_DATA_FRAME) || \
  88. ((__VALUE__) == LL_SPI_UDR_DETECT_BEGIN_ACTIVE_NSS))
  89. #define IS_LL_SPI_PROTOCOL(__VALUE__) (((__VALUE__) == LL_SPI_PROTOCOL_MOTOROLA) || \
  90. ((__VALUE__) == LL_SPI_PROTOCOL_TI))
  91. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) || \
  92. ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  93. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) || \
  94. ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  95. #define IS_LL_SPI_BAUDRATEPRESCALER(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) || \
  96. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) || \
  97. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) || \
  98. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) || \
  99. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) || \
  100. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) || \
  101. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) || \
  102. ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  103. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) || \
  104. ((__VALUE__) == LL_SPI_MSB_FIRST))
  105. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) || \
  106. ((__VALUE__) == LL_SPI_SIMPLEX_TX) || \
  107. ((__VALUE__) == LL_SPI_SIMPLEX_RX) || \
  108. ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) || \
  109. ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  110. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_4BIT) || \
  111. ((__VALUE__) == LL_SPI_DATAWIDTH_5BIT) || \
  112. ((__VALUE__) == LL_SPI_DATAWIDTH_6BIT) || \
  113. ((__VALUE__) == LL_SPI_DATAWIDTH_7BIT) || \
  114. ((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) || \
  115. ((__VALUE__) == LL_SPI_DATAWIDTH_9BIT) || \
  116. ((__VALUE__) == LL_SPI_DATAWIDTH_10BIT) || \
  117. ((__VALUE__) == LL_SPI_DATAWIDTH_11BIT) || \
  118. ((__VALUE__) == LL_SPI_DATAWIDTH_12BIT) || \
  119. ((__VALUE__) == LL_SPI_DATAWIDTH_13BIT) || \
  120. ((__VALUE__) == LL_SPI_DATAWIDTH_14BIT) || \
  121. ((__VALUE__) == LL_SPI_DATAWIDTH_15BIT) || \
  122. ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT) || \
  123. ((__VALUE__) == LL_SPI_DATAWIDTH_17BIT) || \
  124. ((__VALUE__) == LL_SPI_DATAWIDTH_18BIT) || \
  125. ((__VALUE__) == LL_SPI_DATAWIDTH_19BIT) || \
  126. ((__VALUE__) == LL_SPI_DATAWIDTH_20BIT) || \
  127. ((__VALUE__) == LL_SPI_DATAWIDTH_21BIT) || \
  128. ((__VALUE__) == LL_SPI_DATAWIDTH_22BIT) || \
  129. ((__VALUE__) == LL_SPI_DATAWIDTH_23BIT) || \
  130. ((__VALUE__) == LL_SPI_DATAWIDTH_24BIT) || \
  131. ((__VALUE__) == LL_SPI_DATAWIDTH_25BIT) || \
  132. ((__VALUE__) == LL_SPI_DATAWIDTH_26BIT) || \
  133. ((__VALUE__) == LL_SPI_DATAWIDTH_27BIT) || \
  134. ((__VALUE__) == LL_SPI_DATAWIDTH_28BIT) || \
  135. ((__VALUE__) == LL_SPI_DATAWIDTH_29BIT) || \
  136. ((__VALUE__) == LL_SPI_DATAWIDTH_30BIT) || \
  137. ((__VALUE__) == LL_SPI_DATAWIDTH_31BIT) || \
  138. ((__VALUE__) == LL_SPI_DATAWIDTH_32BIT))
  139. #define IS_LL_SPI_FIFO_TH(__VALUE__) (((__VALUE__) == LL_SPI_FIFO_TH_01DATA) || \
  140. ((__VALUE__) == LL_SPI_FIFO_TH_02DATA) || \
  141. ((__VALUE__) == LL_SPI_FIFO_TH_03DATA) || \
  142. ((__VALUE__) == LL_SPI_FIFO_TH_04DATA) || \
  143. ((__VALUE__) == LL_SPI_FIFO_TH_05DATA) || \
  144. ((__VALUE__) == LL_SPI_FIFO_TH_06DATA) || \
  145. ((__VALUE__) == LL_SPI_FIFO_TH_07DATA) || \
  146. ((__VALUE__) == LL_SPI_FIFO_TH_08DATA) || \
  147. ((__VALUE__) == LL_SPI_FIFO_TH_09DATA) || \
  148. ((__VALUE__) == LL_SPI_FIFO_TH_10DATA) || \
  149. ((__VALUE__) == LL_SPI_FIFO_TH_11DATA) || \
  150. ((__VALUE__) == LL_SPI_FIFO_TH_12DATA) || \
  151. ((__VALUE__) == LL_SPI_FIFO_TH_13DATA) || \
  152. ((__VALUE__) == LL_SPI_FIFO_TH_14DATA) || \
  153. ((__VALUE__) == LL_SPI_FIFO_TH_15DATA) || \
  154. ((__VALUE__) == LL_SPI_FIFO_TH_16DATA))
  155. #define IS_LL_SPI_CRC(__VALUE__) (((__VALUE__) == LL_SPI_CRC_4BIT) || \
  156. ((__VALUE__) == LL_SPI_CRC_5BIT) || \
  157. ((__VALUE__) == LL_SPI_CRC_6BIT) || \
  158. ((__VALUE__) == LL_SPI_CRC_7BIT) || \
  159. ((__VALUE__) == LL_SPI_CRC_8BIT) || \
  160. ((__VALUE__) == LL_SPI_CRC_9BIT) || \
  161. ((__VALUE__) == LL_SPI_CRC_10BIT) || \
  162. ((__VALUE__) == LL_SPI_CRC_11BIT) || \
  163. ((__VALUE__) == LL_SPI_CRC_12BIT) || \
  164. ((__VALUE__) == LL_SPI_CRC_13BIT) || \
  165. ((__VALUE__) == LL_SPI_CRC_14BIT) || \
  166. ((__VALUE__) == LL_SPI_CRC_15BIT) || \
  167. ((__VALUE__) == LL_SPI_CRC_16BIT) || \
  168. ((__VALUE__) == LL_SPI_CRC_17BIT) || \
  169. ((__VALUE__) == LL_SPI_CRC_18BIT) || \
  170. ((__VALUE__) == LL_SPI_CRC_19BIT) || \
  171. ((__VALUE__) == LL_SPI_CRC_20BIT) || \
  172. ((__VALUE__) == LL_SPI_CRC_21BIT) || \
  173. ((__VALUE__) == LL_SPI_CRC_22BIT) || \
  174. ((__VALUE__) == LL_SPI_CRC_23BIT) || \
  175. ((__VALUE__) == LL_SPI_CRC_24BIT) || \
  176. ((__VALUE__) == LL_SPI_CRC_25BIT) || \
  177. ((__VALUE__) == LL_SPI_CRC_26BIT) || \
  178. ((__VALUE__) == LL_SPI_CRC_27BIT) || \
  179. ((__VALUE__) == LL_SPI_CRC_28BIT) || \
  180. ((__VALUE__) == LL_SPI_CRC_29BIT) || \
  181. ((__VALUE__) == LL_SPI_CRC_30BIT) || \
  182. ((__VALUE__) == LL_SPI_CRC_31BIT) || \
  183. ((__VALUE__) == LL_SPI_CRC_32BIT))
  184. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) || \
  185. ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) || \
  186. ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  187. #define IS_LL_SPI_RX_FIFO(__VALUE__) (((__VALUE__) == LL_SPI_RX_FIFO_0PACKET) || \
  188. ((__VALUE__) == LL_SPI_RX_FIFO_1PACKET) || \
  189. ((__VALUE__) == LL_SPI_RX_FIFO_2PACKET) || \
  190. ((__VALUE__) == LL_SPI_RX_FIFO_3PACKET))
  191. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) || \
  192. ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  193. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1UL)
  194. /**
  195. * @}
  196. */
  197. /* Private function prototypes -----------------------------------------------*/
  198. /* Exported functions --------------------------------------------------------*/
  199. /** @addtogroup SPI_LL_Exported_Functions
  200. * @{
  201. */
  202. /** @addtogroup SPI_LL_EF_Init
  203. * @{
  204. */
  205. /**
  206. * @brief De-initialize the SPI registers to their default reset values.
  207. * @param SPIx SPI Instance
  208. * @retval An ErrorStatus enumeration value:
  209. * - SUCCESS: SPI registers are de-initialized
  210. * - ERROR: SPI registers are not de-initialized
  211. */
  212. ErrorStatus LL_SPI_DeInit(SPI_TypeDef *SPIx)
  213. {
  214. ErrorStatus status = ERROR;
  215. /* Check the parameters */
  216. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  217. #if defined(SPI1)
  218. if (SPIx == SPI1)
  219. {
  220. /* Force reset of SPI clock */
  221. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI1);
  222. /* Release reset of SPI clock */
  223. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI1);
  224. /* Update the return status */
  225. status = SUCCESS;
  226. }
  227. #endif /* SPI1 */
  228. #if defined(SPI2)
  229. if (SPIx == SPI2)
  230. {
  231. /* Force reset of SPI clock */
  232. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  233. /* Release reset of SPI clock */
  234. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  235. /* Update the return status */
  236. status = SUCCESS;
  237. }
  238. #endif /* SPI2 */
  239. #if defined(SPI3)
  240. if (SPIx == SPI3)
  241. {
  242. /* Force reset of SPI clock */
  243. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI3);
  244. /* Release reset of SPI clock */
  245. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI3);
  246. /* Update the return status */
  247. status = SUCCESS;
  248. }
  249. #endif /* SPI3 */
  250. #if defined(SPI4)
  251. if (SPIx == SPI4)
  252. {
  253. /* Force reset of SPI clock */
  254. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI4);
  255. /* Release reset of SPI clock */
  256. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI4);
  257. /* Update the return status */
  258. status = SUCCESS;
  259. }
  260. #endif /* SPI4 */
  261. #if defined(SPI5)
  262. if (SPIx == SPI5)
  263. {
  264. /* Force reset of SPI clock */
  265. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI5);
  266. /* Release reset of SPI clock */
  267. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI5);
  268. /* Update the return status */
  269. status = SUCCESS;
  270. }
  271. #endif /* SPI5 */
  272. #if defined(SPI6)
  273. if (SPIx == SPI6)
  274. {
  275. /* Force reset of SPI clock */
  276. LL_APB4_GRP1_ForceReset(LL_APB4_GRP1_PERIPH_SPI6);
  277. /* Release reset of SPI clock */
  278. LL_APB4_GRP1_ReleaseReset(LL_APB4_GRP1_PERIPH_SPI6);
  279. /* Update the return status */
  280. status = SUCCESS;
  281. }
  282. #endif /* SPI6 */
  283. return status;
  284. }
  285. /**
  286. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  287. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled
  288. * (SPI_CR1_SPE bit =0), SPI IP should be in disabled state prior calling this function.
  289. * Otherwise, ERROR result will be returned.
  290. * @param SPIx SPI Instance
  291. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  292. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  293. */
  294. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  295. {
  296. ErrorStatus status = ERROR;
  297. uint32_t tmp_nss;
  298. uint32_t tmp_mode;
  299. /* Check the SPI Instance SPIx*/
  300. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  301. /* Check the SPI parameters from SPI_InitStruct*/
  302. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  303. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  304. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  305. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  306. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  307. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  308. assert_param(IS_LL_SPI_BAUDRATEPRESCALER(SPI_InitStruct->BaudRate));
  309. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  310. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  311. /* Check the SPI instance is not enabled */
  312. if (LL_SPI_IsEnabled(SPIx) == 0x00000000UL)
  313. {
  314. /*---------------------------- SPIx CFG1 Configuration ------------------------
  315. * Configure SPIx CFG1 with parameters:
  316. * - Master Baud Rate : SPI_CFG1_MBR[2:0] bits
  317. * - CRC Computation Enable : SPI_CFG1_CRCEN bit
  318. * - Length of data frame : SPI_CFG1_DSIZE[4:0] bits
  319. */
  320. MODIFY_REG(SPIx->CFG1, SPI_CFG1_MBR | SPI_CFG1_CRCEN | SPI_CFG1_DSIZE,
  321. SPI_InitStruct->BaudRate | SPI_InitStruct->CRCCalculation | SPI_InitStruct->DataWidth);
  322. tmp_nss = SPI_InitStruct->NSS;
  323. tmp_mode = SPI_InitStruct->Mode;
  324. /* Checks to setup Internal SS signal level and avoid a MODF Error */
  325. if ((tmp_nss == LL_SPI_NSS_SOFT) && (((LL_SPI_GetNSSPolarity(SPIx) == LL_SPI_NSS_POLARITY_LOW) && \
  326. (tmp_mode == LL_SPI_MODE_MASTER)) || \
  327. ((LL_SPI_GetNSSPolarity(SPIx) == LL_SPI_NSS_POLARITY_HIGH) && \
  328. (tmp_mode == LL_SPI_MODE_SLAVE))))
  329. {
  330. LL_SPI_SetInternalSSLevel(SPIx, LL_SPI_SS_LEVEL_HIGH);
  331. }
  332. /*---------------------------- SPIx CFG2 Configuration ------------------------
  333. * Configure SPIx CFG2 with parameters:
  334. * - NSS management : SPI_CFG2_SSM, SPI_CFG2_SSOE bits
  335. * - ClockPolarity : SPI_CFG2_CPOL bit
  336. * - ClockPhase : SPI_CFG2_CPHA bit
  337. * - BitOrder : SPI_CFG2_LSBFRST bit
  338. * - Master/Slave Mode : SPI_CFG2_MASTER bit
  339. * - SPI Mode : SPI_CFG2_COMM[1:0] bits
  340. */
  341. MODIFY_REG(SPIx->CFG2, SPI_CFG2_SSM | SPI_CFG2_SSOE |
  342. SPI_CFG2_CPOL | SPI_CFG2_CPHA |
  343. SPI_CFG2_LSBFRST | SPI_CFG2_MASTER | SPI_CFG2_COMM,
  344. SPI_InitStruct->NSS | SPI_InitStruct->ClockPolarity |
  345. SPI_InitStruct->ClockPhase | SPI_InitStruct->BitOrder |
  346. SPI_InitStruct->Mode | (SPI_InitStruct->TransferDirection & SPI_CFG2_COMM));
  347. /*---------------------------- SPIx CR1 Configuration ------------------------
  348. * Configure SPIx CR1 with parameter:
  349. * - Half Duplex Direction : SPI_CR1_HDDIR bit
  350. */
  351. MODIFY_REG(SPIx->CR1, SPI_CR1_HDDIR, SPI_InitStruct->TransferDirection & SPI_CR1_HDDIR);
  352. /*---------------------------- SPIx CRCPOLY Configuration ----------------------
  353. * Configure SPIx CRCPOLY with parameter:
  354. * - CRCPoly : CRCPOLY[31:0] bits
  355. */
  356. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  357. {
  358. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  359. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  360. }
  361. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  362. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  363. status = SUCCESS;
  364. }
  365. return status;
  366. }
  367. /**
  368. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  369. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  370. * whose fields will be set to default values.
  371. * @retval None
  372. */
  373. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  374. {
  375. /* Set SPI_InitStruct fields to default values */
  376. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  377. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  378. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  379. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  380. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  381. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  382. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  383. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  384. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  385. SPI_InitStruct->CRCPoly = 7UL;
  386. }
  387. /**
  388. * @}
  389. */
  390. /**
  391. * @}
  392. */
  393. /**
  394. * @}
  395. */
  396. /** @addtogroup I2S_LL
  397. * @{
  398. */
  399. /* Private types -------------------------------------------------------------*/
  400. /* Private variables ---------------------------------------------------------*/
  401. /* Private constants ---------------------------------------------------------*/
  402. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  403. * @{
  404. */
  405. /* I2S registers Masks */
  406. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  407. SPI_I2SCFGR_DATFMT | SPI_I2SCFGR_CKPOL | \
  408. SPI_I2SCFGR_I2SSTD | SPI_I2SCFGR_MCKOE | \
  409. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  410. /**
  411. * @}
  412. */
  413. /* Private macros ------------------------------------------------------------*/
  414. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  415. * @{
  416. */
  417. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) || \
  418. ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) || \
  419. ((__VALUE__) == LL_I2S_DATAFORMAT_24B) || \
  420. ((__VALUE__) == LL_I2S_DATAFORMAT_24B_LEFT_ALIGNED) || \
  421. ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  422. #define IS_LL_I2S_CHANNEL_LENGTH_TYPE (__VALUE__) (((__VALUE__) == LL_I2S_SLAVE_VARIABLE_CH_LENGTH) || \
  423. ((__VALUE__) == LL_I2S_SLAVE_FIXED_CH_LENGTH))
  424. #define IS_LL_I2S_CKPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) || \
  425. ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  426. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) || \
  427. ((__VALUE__) == LL_I2S_STANDARD_MSB) || \
  428. ((__VALUE__) == LL_I2S_STANDARD_LSB) || \
  429. ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) || \
  430. ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  431. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) || \
  432. ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) || \
  433. ((__VALUE__) == LL_I2S_MODE_SLAVE_FULL_DUPLEX) || \
  434. ((__VALUE__) == LL_I2S_MODE_MASTER_TX) || \
  435. ((__VALUE__) == LL_I2S_MODE_MASTER_RX) || \
  436. ((__VALUE__) == LL_I2S_MODE_MASTER_FULL_DUPLEX))
  437. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) || \
  438. ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  439. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) && \
  440. ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) || \
  441. ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  442. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) <= 0xFFUL)
  443. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) || \
  444. ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  445. #define IS_LL_I2S_FIFO_TH (__VALUE__) (((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_01DATA) || \
  446. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_02DATA) || \
  447. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_03DATA) || \
  448. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_04DATA) || \
  449. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_05DATA) || \
  450. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_06DATA) || \
  451. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_07DATA) || \
  452. ((__VALUE__) == LL_I2S_LL_I2S_FIFO_TH_08DATA))
  453. #define IS_LL_I2S_BIT_ORDER(__VALUE__) (((__VALUE__) == LL_I2S_LSB_FIRST) || \
  454. ((__VALUE__) == LL_I2S_MSB_FIRST))
  455. /**
  456. * @}
  457. */
  458. /* Private function prototypes -----------------------------------------------*/
  459. /* Exported functions --------------------------------------------------------*/
  460. /** @addtogroup I2S_LL_Exported_Functions
  461. * @{
  462. */
  463. /** @addtogroup I2S_LL_EF_Init
  464. * @{
  465. */
  466. /**
  467. * @brief De-initialize the SPI/I2S registers to their default reset values.
  468. * @param SPIx SPI Instance
  469. * @retval An ErrorStatus enumeration value:
  470. * - SUCCESS: SPI registers are de-initialized
  471. * - ERROR: SPI registers are not de-initialized
  472. */
  473. ErrorStatus LL_I2S_DeInit(SPI_TypeDef *SPIx)
  474. {
  475. return LL_SPI_DeInit(SPIx);
  476. }
  477. /**
  478. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  479. * @note As some bits in I2S configuration registers can only be written when the SPI is disabled
  480. * (SPI_CR1_SPE bit =0), SPI IP should be in disabled state prior calling this function.
  481. * Otherwise, ERROR result will be returned.
  482. * @note I2S (SPI) source clock must be ready before calling this function. Otherwise will results
  483. * in wrong programming.
  484. * @param SPIx SPI Instance
  485. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  486. * @retval An ErrorStatus enumeration value:
  487. * - SUCCESS: SPI registers are Initialized
  488. * - ERROR: SPI registers are not Initialized
  489. */
  490. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  491. {
  492. uint32_t i2sdiv = 0UL;
  493. uint32_t i2sodd = 0UL;
  494. uint32_t packetlength = 1UL;
  495. uint32_t ispcm = 0UL;
  496. uint32_t tmp;
  497. uint32_t sourceclock = 0UL;
  498. ErrorStatus status = ERROR;
  499. /* Check the I2S parameters */
  500. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  501. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  502. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  503. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  504. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  505. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  506. assert_param(IS_LL_I2S_CKPOL(I2S_InitStruct->ClockPolarity));
  507. /* Check that SPE bit is set to 0 in order to be sure that SPI/I2S block is disabled.
  508. * In this case, it is useless to check if the I2SMOD bit is set to 0 because
  509. * this bit I2SMOD only serves to select the desired mode.
  510. */
  511. if (LL_SPI_IsEnabled(SPIx) == 0x00000000UL)
  512. {
  513. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  514. * Configure SPIx I2SCFGR with parameters:
  515. * - Mode : SPI_I2SCFGR_I2SCFG[2:0] bits
  516. * - Standard : SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  517. * - DataFormat : SPI_I2SCFGR_CHLEN, SPI_I2SCFGR_DATFMT and SPI_I2SCFGR_DATLEN[1:0] bits
  518. * - ClockPolarity : SPI_I2SCFGR_CKPOL bit
  519. * - MCLKOutput : SPI_I2SPR_MCKOE bit
  520. * - I2S mode : SPI_I2SCFGR_I2SMOD bit
  521. */
  522. /* Write to SPIx I2SCFGR */
  523. MODIFY_REG(SPIx->I2SCFGR,
  524. I2S_I2SCFGR_CLEAR_MASK,
  525. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  526. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  527. I2S_InitStruct->MCLKOutput | SPI_I2SCFGR_I2SMOD);
  528. /*---------------------------- SPIx I2SCFGR Configuration ----------------------
  529. * Configure SPIx I2SCFGR with parameters:
  530. * - AudioFreq : SPI_I2SCFGR_I2SDIV[7:0] and SPI_I2SCFGR_ODD bits
  531. */
  532. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  533. * else, default values are used: i2sodd = 0U, i2sdiv = 0U.
  534. */
  535. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  536. {
  537. /* Check the frame length (For the Prescaler computing)
  538. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  539. */
  540. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  541. {
  542. /* Packet length is 32 bits */
  543. packetlength = 2UL;
  544. }
  545. /* Check if PCM standard is used */
  546. if ((I2S_InitStruct->Standard == LL_I2S_STANDARD_PCM_SHORT) ||
  547. (I2S_InitStruct->Standard == LL_I2S_STANDARD_PCM_LONG))
  548. {
  549. ispcm = 1UL;
  550. }
  551. /* Get the I2S (SPI) source clock value */
  552. #if defined (SPI_SPI6I2S_SUPPORT)
  553. if (SPIx == SPI6)
  554. {
  555. sourceclock = LL_RCC_GetSPIClockFreq(LL_RCC_SPI6_CLKSOURCE);
  556. }
  557. else
  558. {
  559. sourceclock = LL_RCC_GetSPIClockFreq(LL_RCC_SPI123_CLKSOURCE);
  560. }
  561. #else
  562. sourceclock = LL_RCC_GetSPIClockFreq(LL_RCC_SPI123_CLKSOURCE);
  563. #endif /* SPI_SPI6I2S_SUPPORT */
  564. /* Compute the Real divider depending on the MCLK output state with a fixed point */
  565. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  566. {
  567. /* MCLK output is enabled */
  568. tmp = (((sourceclock / (256UL >> ispcm)) * 16UL) / I2S_InitStruct->AudioFreq) + 8UL;
  569. }
  570. else
  571. {
  572. /* MCLK output is disabled */
  573. tmp = (((sourceclock / ((32UL >> ispcm) * packetlength)) * 16UL) / I2S_InitStruct->AudioFreq) + 8UL;
  574. }
  575. /* Remove the fixed point */
  576. tmp = tmp / 16UL;
  577. /* Check the parity of the divider */
  578. i2sodd = tmp & 0x1UL;
  579. /* Compute the i2sdiv prescaler */
  580. i2sdiv = tmp / 2UL;
  581. }
  582. /* Test if the obtain values are forbidden or out of range */
  583. if (((i2sodd == 1UL) && (i2sdiv == 1UL)) || (i2sdiv > 0xFFUL))
  584. {
  585. /* Set the default values */
  586. i2sdiv = 0UL;
  587. i2sodd = 0UL;
  588. }
  589. /* Write to SPIx I2SCFGR register the computed value */
  590. MODIFY_REG(SPIx->I2SCFGR,
  591. SPI_I2SCFGR_ODD | SPI_I2SCFGR_I2SDIV,
  592. (i2sodd << SPI_I2SCFGR_ODD_Pos) | (i2sdiv << SPI_I2SCFGR_I2SDIV_Pos));
  593. status = SUCCESS;
  594. }
  595. return status;
  596. }
  597. /**
  598. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  599. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  600. * whose fields will be set to default values.
  601. * @retval None
  602. */
  603. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  604. {
  605. /*--------------- Reset I2S init structure parameters values -----------------*/
  606. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  607. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  608. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  609. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  610. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  611. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  612. }
  613. /**
  614. * @brief Set linear and parity prescaler.
  615. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  616. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  617. * @param SPIx SPI Instance
  618. * @param PrescalerLinear Value between Min_Data=0x00 and Max_Data=0xFF
  619. * @note PrescalerLinear '1' is not authorized with parity LL_I2S_PRESCALER_PARITY_ODD
  620. * @param PrescalerParity This parameter can be one of the following values:
  621. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  622. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  623. * @retval None
  624. */
  625. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  626. {
  627. /* Check the I2S parameters */
  628. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  629. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  630. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  631. /* Write to SPIx I2SPR */
  632. MODIFY_REG(SPIx->I2SCFGR, SPI_I2SCFGR_I2SDIV | SPI_I2SCFGR_ODD, (PrescalerLinear << SPI_I2SCFGR_I2SDIV_Pos) |
  633. (PrescalerParity << SPI_I2SCFGR_ODD_Pos));
  634. }
  635. /**
  636. * @}
  637. */
  638. /**
  639. * @}
  640. */
  641. /**
  642. * @}
  643. */
  644. #endif /* defined(SPI1) || defined(SPI2) || defined(SPI3) || defined(SPI4) || defined(SPI5) || defined(SPI6) */
  645. /**
  646. * @}
  647. */
  648. #endif /* USE_FULL_LL_DRIVER */