spi_register.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * ESPRSSIF MIT License
  3. *
  4. * Copyright (c) 2016 <ESPRESSIF SYSTEMS (SHANGHAI) PTE LTD>
  5. *
  6. * Permission is hereby granted for use on ESPRESSIF SYSTEMS ESP8266 only, in which case,
  7. * it is free of charge, to any person obtaining a copy of this software and associated
  8. * documentation files (the "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the Software is furnished
  11. * to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in all copies or
  14. * substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
  18. * FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
  19. * COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
  20. * IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  21. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. */
  24. #ifndef SPI_REGISTER_H_INCLUDED
  25. #define SPI_REGISTER_H_INCLUDED
  26. #define REG_SPI_BASE(i) (0x60000200-i*0x100)
  27. #define SPI_CMD(i) (REG_SPI_BASE(i) + 0x0)
  28. #define SPI_FLASH_READ BIT31
  29. #define SPI_FLASH_WREN BIT30
  30. #define SPI_FLASH_WRDI BIT29
  31. #define SPI_FLASH_RDID BIT28
  32. #define SPI_FLASH_RDSR BIT27
  33. #define SPI_FLASH_WRSR BIT26
  34. #define SPI_FLASH_PP BIT25
  35. #define SPI_FLASH_SE BIT24
  36. #define SPI_FLASH_BE BIT23
  37. #define SPI_FLASH_CE BIT22
  38. #define SPI_FLASH_RES BIT20
  39. #define SPI_USR (BIT(18))
  40. #define SPI_ADDR(i) (REG_SPI_BASE(i) + 0x4)
  41. #define SPI_CTRL(i) (REG_SPI_BASE(i) + 0x8)
  42. #define SPI_WR_BIT_ORDER (BIT(26))
  43. #define SPI_RD_BIT_ORDER (BIT(25))
  44. #define SPI_QIO_MODE (BIT(24))
  45. #define SPI_DIO_MODE (BIT(23))
  46. #define SPI_QOUT_MODE (BIT(20))
  47. #define SPI_DOUT_MODE (BIT(14))
  48. #define SPI_FASTRD_MODE (BIT(13))
  49. #define SPI_CTRL1(i) (REG_SPI_BASE(i) + 0xc)
  50. #define SPI_CS_HOLD_DELAY 0xf
  51. #define SPI_CS_HOLD_DELAY_S 28
  52. #define SPI_CS_HOLD_DELAY_RES 0xfff
  53. #define SPI_CS_HOLD_DELAY_RES_S 16
  54. #define SPI_RD_STATUS(i) (REG_SPI_BASE(i) + 0x10)
  55. #define SPI_CTRL2(i) (REG_SPI_BASE(i) + 0x14)
  56. #define SPI_CS_DELAY_NUM 0x0000000F
  57. #define SPI_CS_DELAY_NUM_S 28
  58. #define SPI_CS_DELAY_MODE 0x00000003
  59. #define SPI_CS_DELAY_MODE_S 26
  60. #define SPI_MOSI_DELAY_NUM 0x00000007
  61. #define SPI_MOSI_DELAY_NUM_S 23
  62. #define SPI_MOSI_DELAY_MODE 0x00000003
  63. #define SPI_MOSI_DELAY_MODE_S 21
  64. #define SPI_MISO_DELAY_NUM 0x00000007
  65. #define SPI_MISO_DELAY_NUM_S 18
  66. #define SPI_MISO_DELAY_MODE 0x00000003
  67. #define SPI_MISO_DELAY_MODE_S 16
  68. #define SPI_CLOCK(i) (REG_SPI_BASE(i) + 0x18)
  69. #define SPI_CLK_EQU_SYSCLK (BIT(31))
  70. #define SPI_CLKDIV_PRE 0x00001FFF
  71. #define SPI_CLKDIV_PRE_S 18
  72. #define SPI_CLKCNT_N 0x0000003F
  73. #define SPI_CLKCNT_N_S 12
  74. #define SPI_CLKCNT_H 0x0000003F
  75. #define SPI_CLKCNT_H_S 6
  76. #define SPI_CLKCNT_L 0x0000003F
  77. #define SPI_CLKCNT_L_S 0
  78. #define SPI_USER(i) (REG_SPI_BASE(i) + 0x1C)
  79. #define SPI_USR_COMMAND (BIT(31))
  80. #define SPI_USR_ADDR (BIT(30))
  81. #define SPI_USR_DUMMY (BIT(29))
  82. #define SPI_USR_MISO (BIT(28))
  83. #define SPI_USR_MOSI (BIT(27))
  84. #define SPI_USR_MOSI_HIGHPART (BIT(25))
  85. #define SPI_USR_MISO_HIGHPART (BIT(24))
  86. #define SPI_SIO (BIT(16))
  87. #define SPI_FWRITE_QIO (BIT(15))
  88. #define SPI_FWRITE_DIO (BIT(14))
  89. #define SPI_FWRITE_QUAD (BIT(13))
  90. #define SPI_FWRITE_DUAL (BIT(12))
  91. #define SPI_WR_BYTE_ORDER (BIT(11))
  92. #define SPI_RD_BYTE_ORDER (BIT(10))
  93. #define SPI_CK_OUT_EDGE (BIT(7))
  94. #define SPI_CK_I_EDGE (BIT(6))
  95. #define SPI_CS_SETUP (BIT(5))
  96. #define SPI_CS_HOLD (BIT(4))
  97. #define SPI_FLASH_MODE (BIT(2))
  98. #define SPI_USER1(i) (REG_SPI_BASE(i) + 0x20)
  99. #define SPI_USR_ADDR_BITLEN 0x0000003F
  100. #define SPI_USR_ADDR_BITLEN_S 26
  101. #define SPI_USR_MOSI_BITLEN 0x000001FF
  102. #define SPI_USR_MOSI_BITLEN_S 17
  103. #define SPI_USR_MISO_BITLEN 0x000001FF
  104. #define SPI_USR_MISO_BITLEN_S 8
  105. #define SPI_USR_DUMMY_CYCLELEN 0x000000FF
  106. #define SPI_USR_DUMMY_CYCLELEN_S 0
  107. #define SPI_USER2(i) (REG_SPI_BASE(i) + 0x24)
  108. #define SPI_USR_COMMAND_BITLEN 0x0000000F
  109. #define SPI_USR_COMMAND_BITLEN_S 28
  110. #define SPI_USR_COMMAND_VALUE 0x0000FFFF
  111. #define SPI_USR_COMMAND_VALUE_S 0
  112. #define SPI_WR_STATUS(i) (REG_SPI_BASE(i) + 0x28)
  113. #define SPI_PIN(i) (REG_SPI_BASE(i) + 0x2C)
  114. #define SPI_IDLE_EDGE (BIT(29))
  115. #define SPI_CS2_DIS (BIT(2))
  116. #define SPI_CS1_DIS (BIT(1))
  117. #define SPI_CS0_DIS (BIT(0))
  118. #define SPI_SLAVE(i) (REG_SPI_BASE(i) + 0x30)
  119. #define SPI_SYNC_RESET (BIT(31))
  120. #define SPI_SLAVE_MODE (BIT(30))
  121. #define SPI_SLV_WR_RD_BUF_EN (BIT(29))
  122. #define SPI_SLV_WR_RD_STA_EN (BIT(28))
  123. #define SPI_SLV_CMD_DEFINE (BIT(27))
  124. #define SPI_TRANS_CNT 0x0000000F
  125. #define SPI_TRANS_CNT_S 23
  126. #define SPI_TRANS_DONE_EN (BIT(9))
  127. #define SPI_SLV_WR_STA_DONE_EN (BIT(8))
  128. #define SPI_SLV_RD_STA_DONE_EN (BIT(7))
  129. #define SPI_SLV_WR_BUF_DONE_EN (BIT(6))
  130. #define SPI_SLV_RD_BUF_DONE_EN (BIT(5))
  131. #define SLV_SPI_INT_EN 0x0000001f
  132. #define SLV_SPI_INT_EN_S 5
  133. #define SPI_TRANS_DONE (BIT(4))
  134. #define SPI_SLV_WR_STA_DONE (BIT(3))
  135. #define SPI_SLV_RD_STA_DONE (BIT(2))
  136. #define SPI_SLV_WR_BUF_DONE (BIT(1))
  137. #define SPI_SLV_RD_BUF_DONE (BIT(0))
  138. #define SPI_SLAVE1(i) (REG_SPI_BASE(i) + 0x34)
  139. #define SPI_SLV_STATUS_BITLEN 0x0000001F
  140. #define SPI_SLV_STATUS_BITLEN_S 27
  141. #define SPI_SLV_BUF_BITLEN 0x000001FF
  142. #define SPI_SLV_BUF_BITLEN_S 16
  143. #define SPI_SLV_RD_ADDR_BITLEN 0x0000003F
  144. #define SPI_SLV_RD_ADDR_BITLEN_S 10
  145. #define SPI_SLV_WR_ADDR_BITLEN 0x0000003F
  146. #define SPI_SLV_WR_ADDR_BITLEN_S 4
  147. #define SPI_SLV_WRSTA_DUMMY_EN (BIT(3))
  148. #define SPI_SLV_RDSTA_DUMMY_EN (BIT(2))
  149. #define SPI_SLV_WRBUF_DUMMY_EN (BIT(1))
  150. #define SPI_SLV_RDBUF_DUMMY_EN (BIT(0))
  151. #define SPI_SLAVE2(i) (REG_SPI_BASE(i) + 0x38)
  152. #define SPI_SLV_WRBUF_DUMMY_CYCLELEN 0X000000FF
  153. #define SPI_SLV_WRBUF_DUMMY_CYCLELEN_S 24
  154. #define SPI_SLV_RDBUF_DUMMY_CYCLELEN 0X000000FF
  155. #define SPI_SLV_RDBUF_DUMMY_CYCLELEN_S 16
  156. #define SPI_SLV_WRSTR_DUMMY_CYCLELEN 0X000000FF
  157. #define SPI_SLV_WRSTR_DUMMY_CYCLELEN_S 8
  158. #define SPI_SLV_RDSTR_DUMMY_CYCLELEN 0x000000FF
  159. #define SPI_SLV_RDSTR_DUMMY_CYCLELEN_S 0
  160. #define SPI_SLAVE3(i) (REG_SPI_BASE(i) + 0x3C)
  161. #define SPI_SLV_WRSTA_CMD_VALUE 0x000000FF
  162. #define SPI_SLV_WRSTA_CMD_VALUE_S 24
  163. #define SPI_SLV_RDSTA_CMD_VALUE 0x000000FF
  164. #define SPI_SLV_RDSTA_CMD_VALUE_S 16
  165. #define SPI_SLV_WRBUF_CMD_VALUE 0x000000FF
  166. #define SPI_SLV_WRBUF_CMD_VALUE_S 8
  167. #define SPI_SLV_RDBUF_CMD_VALUE 0x000000FF
  168. #define SPI_SLV_RDBUF_CMD_VALUE_S 0
  169. #define SPI_W0(i) (REG_SPI_BASE(i) +0x40)
  170. #define SPI_W1(i) (REG_SPI_BASE(i) +0x44)
  171. #define SPI_W2(i) (REG_SPI_BASE(i) +0x48)
  172. #define SPI_W3(i) (REG_SPI_BASE(i) +0x4C)
  173. #define SPI_W4(i) (REG_SPI_BASE(i) +0x50)
  174. #define SPI_W5(i) (REG_SPI_BASE(i) +0x54)
  175. #define SPI_W6(i) (REG_SPI_BASE(i) +0x58)
  176. #define SPI_W7(i) (REG_SPI_BASE(i) +0x5C)
  177. #define SPI_W8(i) (REG_SPI_BASE(i) +0x60)
  178. #define SPI_W9(i) (REG_SPI_BASE(i) +0x64)
  179. #define SPI_W10(i) (REG_SPI_BASE(i) +0x68)
  180. #define SPI_W11(i) (REG_SPI_BASE(i) +0x6C)
  181. #define SPI_W12(i) (REG_SPI_BASE(i) +0x70)
  182. #define SPI_W13(i) (REG_SPI_BASE(i) +0x74)
  183. #define SPI_W14(i) (REG_SPI_BASE(i) +0x78)
  184. #define SPI_W15(i) (REG_SPI_BASE(i) +0x7C)
  185. #define SPI_EXT2(i) (REG_SPI_BASE(i) + 0xF8)
  186. #define SPI_EXT3(i) (REG_SPI_BASE(i) + 0xFC)
  187. #define SPI_INT_HOLD_ENA 0x00000003
  188. #define SPI_INT_HOLD_ENA_S 0
  189. #endif // SPI_REGISTER_H_INCLUDED