stm32h7xx_ll_bus.h 320 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831
  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_ll_bus.h
  4. * @author MCD Application Team
  5. * @version $VERSION$
  6. * @date $DATE$
  7. * @brief Header file of BUS LL module.
  8. @verbatim
  9. ##### RCC Limitations #####
  10. ==============================================================================
  11. [..]
  12. A delay between an RCC peripheral clock enable and the effective peripheral
  13. enabling should be taken into account in order to manage the peripheral read/write
  14. from/to registers.
  15. (+) This delay depends on the peripheral mapping.
  16. (++) AHB & APB peripherals, 1 dummy read is necessary
  17. [..]
  18. Workarounds:
  19. (#) For AHB & APB peripherals, a dummy read to the peripheral register has been
  20. inserted in each LL_{BUS}_GRP{x}_EnableClock() function.
  21. @endverbatim
  22. ******************************************************************************
  23. * @attention
  24. *
  25. * Copyright (c) 2017 STMicroelectronics.
  26. * All rights reserved.
  27. *
  28. * This software is licensed under terms that can be found in the LICENSE file in
  29. * the root directory of this software component.
  30. * If no LICENSE file comes with this software, it is provided AS-IS.
  31. ******************************************************************************
  32. */
  33. /* Define to prevent recursive inclusion -------------------------------------*/
  34. #ifndef STM32H7xx_LL_BUS_H
  35. #define STM32H7xx_LL_BUS_H
  36. #ifdef __cplusplus
  37. extern "C" {
  38. #endif
  39. /* Includes ------------------------------------------------------------------*/
  40. #include "stm32h7xx.h"
  41. /** @addtogroup STM32H7xx_LL_Driver
  42. * @{
  43. */
  44. #if defined(RCC)
  45. /** @defgroup BUS_LL BUS
  46. * @{
  47. */
  48. /* Private variables ---------------------------------------------------------*/
  49. /* Private constants ---------------------------------------------------------*/
  50. /* Private macros ------------------------------------------------------------*/
  51. /* Exported types ------------------------------------------------------------*/
  52. /* Exported constants --------------------------------------------------------*/
  53. /** @defgroup BUS_LL_Exported_Constants BUS Exported Constants
  54. * @{
  55. */
  56. /** @defgroup BUS_LL_EC_AHB3_GRP1_PERIPH AHB3 GRP1 PERIPH
  57. * @{
  58. */
  59. #define LL_AHB3_GRP1_PERIPH_MDMA RCC_AHB3ENR_MDMAEN
  60. #define LL_AHB3_GRP1_PERIPH_DMA2D RCC_AHB3ENR_DMA2DEN
  61. #if defined(JPEG)
  62. #define LL_AHB3_GRP1_PERIPH_JPGDEC RCC_AHB3ENR_JPGDECEN
  63. #endif /* JPEG */
  64. #define LL_AHB3_GRP1_PERIPH_FMC RCC_AHB3ENR_FMCEN
  65. #if defined(QUADSPI)
  66. #define LL_AHB3_GRP1_PERIPH_QSPI RCC_AHB3ENR_QSPIEN
  67. #endif /* QUADSPI */
  68. #if defined(OCTOSPI1) || defined(OCTOSPI2)
  69. #define LL_AHB3_GRP1_PERIPH_OSPI1 RCC_AHB3ENR_OSPI1EN
  70. #define LL_AHB3_GRP1_PERIPH_OSPI2 RCC_AHB3ENR_OSPI2EN
  71. #endif /*(OCTOSPI1) || (OCTOSPI2)*/
  72. #if defined(OCTOSPIM)
  73. #define LL_AHB3_GRP1_PERIPH_OCTOSPIM RCC_AHB3ENR_IOMNGREN
  74. #endif /* OCTOSPIM */
  75. #if defined(OTFDEC1) || defined(OTFDEC2)
  76. #define LL_AHB3_GRP1_PERIPH_OTFDEC1 RCC_AHB3ENR_OTFDEC1EN
  77. #define LL_AHB3_GRP1_PERIPH_OTFDEC2 RCC_AHB3ENR_OTFDEC2EN
  78. #endif /* (OTFDEC1) || (OTFDEC2) */
  79. #if defined(GFXMMU)
  80. #define LL_AHB3_GRP1_PERIPH_GFXMMU RCC_AHB3ENR_GFXMMUEN
  81. #endif /* GFXMMU */
  82. #define LL_AHB3_GRP1_PERIPH_SDMMC1 RCC_AHB3ENR_SDMMC1EN
  83. #define LL_AHB3_GRP1_PERIPH_FLASH RCC_AHB3LPENR_FLASHLPEN
  84. #define LL_AHB3_GRP1_PERIPH_DTCM1 RCC_AHB3LPENR_DTCM1LPEN
  85. #define LL_AHB3_GRP1_PERIPH_DTCM2 RCC_AHB3LPENR_DTCM2LPEN
  86. #define LL_AHB3_GRP1_PERIPH_ITCM RCC_AHB3LPENR_ITCMLPEN
  87. #if defined(RCC_AHB3LPENR_AXISRAMLPEN)
  88. #define LL_AHB3_GRP1_PERIPH_AXISRAM RCC_AHB3LPENR_AXISRAMLPEN
  89. #else
  90. #define LL_AHB3_GRP1_PERIPH_AXISRAM1 RCC_AHB3LPENR_AXISRAM1LPEN
  91. #define LL_AHB3_GRP1_PERIPH_AXISRAM LL_AHB3_GRP1_PERIPH_AXISRAM1 /* for backward compatibility*/
  92. #endif /* RCC_AHB3LPENR_AXISRAMLPEN */
  93. #if defined(CD_AXISRAM2_BASE)
  94. #define LL_AHB3_GRP1_PERIPH_AXISRAM2 RCC_AHB3LPENR_AXISRAM2LPEN
  95. #endif /* CD_AXISRAM2_BASE */
  96. #if defined(CD_AXISRAM3_BASE)
  97. #define LL_AHB3_GRP1_PERIPH_AXISRAM3 RCC_AHB3LPENR_AXISRAM3LPEN
  98. #endif /* CD_AXISRAM3_BASE */
  99. /**
  100. * @}
  101. */
  102. /** @defgroup BUS_LL_EC_AHB1_GRP1_PERIPH AHB1 GRP1 PERIPH
  103. * @{
  104. */
  105. #define LL_AHB1_GRP1_PERIPH_DMA1 RCC_AHB1ENR_DMA1EN
  106. #define LL_AHB1_GRP1_PERIPH_DMA2 RCC_AHB1ENR_DMA2EN
  107. #define LL_AHB1_GRP1_PERIPH_ADC12 RCC_AHB1ENR_ADC12EN
  108. #if defined(DUAL_CORE)
  109. #define LL_AHB1_GRP1_PERIPH_ART RCC_AHB1ENR_ARTEN
  110. #endif /* DUAL_CORE */
  111. #if defined(RCC_AHB1ENR_CRCEN)
  112. #define LL_AHB1_GRP1_PERIPH_CRC RCC_AHB1ENR_CRCEN
  113. #endif /* RCC_AHB1ENR_CRCEN */
  114. #if defined(ETH)
  115. #define LL_AHB1_GRP1_PERIPH_ETH1MAC RCC_AHB1ENR_ETH1MACEN
  116. #define LL_AHB1_GRP1_PERIPH_ETH1TX RCC_AHB1ENR_ETH1TXEN
  117. #define LL_AHB1_GRP1_PERIPH_ETH1RX RCC_AHB1ENR_ETH1RXEN
  118. #endif /* ETH */
  119. #define LL_AHB1_GRP1_PERIPH_USB1OTGHS RCC_AHB1ENR_USB1OTGHSEN
  120. #define LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI RCC_AHB1ENR_USB1OTGHSULPIEN
  121. #if defined(USB2_OTG_FS)
  122. #define LL_AHB1_GRP1_PERIPH_USB2OTGHS RCC_AHB1ENR_USB2OTGHSEN
  123. #define LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI RCC_AHB1ENR_USB2OTGHSULPIEN
  124. #endif /* USB2_OTG_FS */
  125. /**
  126. * @}
  127. */
  128. /** @defgroup BUS_LL_EC_AHB2_GRP1_PERIPH AHB2 GRP1 PERIPH
  129. * @{
  130. */
  131. #define LL_AHB2_GRP1_PERIPH_DCMI RCC_AHB2ENR_DCMIEN
  132. #if defined(HSEM) && defined(RCC_AHB2ENR_HSEMEN)
  133. #define LL_AHB2_GRP1_PERIPH_HSEM RCC_AHB2ENR_HSEMEN
  134. #endif /* HSEM && RCC_AHB2ENR_HSEMEN */
  135. #if defined(CRYP)
  136. #define LL_AHB2_GRP1_PERIPH_CRYP RCC_AHB2ENR_CRYPEN
  137. #endif /* CRYP */
  138. #if defined(HASH)
  139. #define LL_AHB2_GRP1_PERIPH_HASH RCC_AHB2ENR_HASHEN
  140. #endif /* HASH */
  141. #define LL_AHB2_GRP1_PERIPH_RNG RCC_AHB2ENR_RNGEN
  142. #define LL_AHB2_GRP1_PERIPH_SDMMC2 RCC_AHB2ENR_SDMMC2EN
  143. #if defined(FMAC)
  144. #define LL_AHB2_GRP1_PERIPH_FMAC RCC_AHB2ENR_FMACEN
  145. #endif /* FMAC */
  146. #if defined(CORDIC)
  147. #define LL_AHB2_GRP1_PERIPH_CORDIC RCC_AHB2ENR_CORDICEN
  148. #endif /* CORDIC */
  149. #if defined(BDMA1)
  150. #define LL_AHB2_GRP1_PERIPH_BDMA1 RCC_AHB2ENR_BDMA1EN
  151. #endif /* BDMA1 */
  152. #if defined(RCC_AHB2ENR_D2SRAM1EN)
  153. #define LL_AHB2_GRP1_PERIPH_D2SRAM1 RCC_AHB2ENR_D2SRAM1EN
  154. #else
  155. #define LL_AHB2_GRP1_PERIPH_AHBSRAM1 RCC_AHB2ENR_AHBSRAM1EN
  156. #define LL_AHB2_GRP1_PERIPH_D2SRAM1 LL_AHB2_GRP1_PERIPH_AHBSRAM1 /* for backward compatibility*/
  157. #endif /* RCC_AHB2ENR_D2SRAM1EN */
  158. #if defined(RCC_AHB2ENR_D2SRAM2EN)
  159. #define LL_AHB2_GRP1_PERIPH_D2SRAM2 RCC_AHB2ENR_D2SRAM2EN
  160. #else
  161. #define LL_AHB2_GRP1_PERIPH_AHBSRAM2 RCC_AHB2ENR_AHBSRAM2EN
  162. #define LL_AHB2_GRP1_PERIPH_D2SRAM2 LL_AHB2_GRP1_PERIPH_AHBSRAM2 /* for backward compatibility*/
  163. #endif /* RCC_AHB2ENR_D2SRAM2EN */
  164. #if defined(RCC_AHB2ENR_D2SRAM3EN)
  165. #define LL_AHB2_GRP1_PERIPH_D2SRAM3 RCC_AHB2ENR_D2SRAM3EN
  166. #endif /* RCC_AHB2ENR_D2SRAM3EN */
  167. /**
  168. * @}
  169. */
  170. /** @defgroup BUS_LL_EC_AHB4_GRP1_PERIPH AHB4 GRP1 PERIPH
  171. * @{
  172. */
  173. #define LL_AHB4_GRP1_PERIPH_GPIOA RCC_AHB4ENR_GPIOAEN
  174. #define LL_AHB4_GRP1_PERIPH_GPIOB RCC_AHB4ENR_GPIOBEN
  175. #define LL_AHB4_GRP1_PERIPH_GPIOC RCC_AHB4ENR_GPIOCEN
  176. #define LL_AHB4_GRP1_PERIPH_GPIOD RCC_AHB4ENR_GPIODEN
  177. #define LL_AHB4_GRP1_PERIPH_GPIOE RCC_AHB4ENR_GPIOEEN
  178. #define LL_AHB4_GRP1_PERIPH_GPIOF RCC_AHB4ENR_GPIOFEN
  179. #define LL_AHB4_GRP1_PERIPH_GPIOG RCC_AHB4ENR_GPIOGEN
  180. #define LL_AHB4_GRP1_PERIPH_GPIOH RCC_AHB4ENR_GPIOHEN
  181. #if defined(GPIOI)
  182. #define LL_AHB4_GRP1_PERIPH_GPIOI RCC_AHB4ENR_GPIOIEN
  183. #endif /* GPIOI */
  184. #define LL_AHB4_GRP1_PERIPH_GPIOJ RCC_AHB4ENR_GPIOJEN
  185. #define LL_AHB4_GRP1_PERIPH_GPIOK RCC_AHB4ENR_GPIOKEN
  186. #if defined(RCC_AHB4ENR_CRCEN)
  187. #define LL_AHB4_GRP1_PERIPH_CRC RCC_AHB4ENR_CRCEN
  188. #endif /* RCC_AHB4ENR_CRCEN */
  189. #if defined(BDMA2)
  190. #define LL_AHB4_GRP1_PERIPH_BDMA2 RCC_AHB4ENR_BDMA2EN
  191. #define LL_AHB4_GRP1_PERIPH_BDMA LL_AHB4_GRP1_PERIPH_BDMA2 /* for backward compatibility*/
  192. #else
  193. #define LL_AHB4_GRP1_PERIPH_BDMA RCC_AHB4ENR_BDMAEN
  194. #endif /* BDMA2 */
  195. #if defined(ADC3)
  196. #define LL_AHB4_GRP1_PERIPH_ADC3 RCC_AHB4ENR_ADC3EN
  197. #endif /* ADC3 */
  198. #if defined(HSEM) && defined(RCC_AHB4ENR_HSEMEN)
  199. #define LL_AHB4_GRP1_PERIPH_HSEM RCC_AHB4ENR_HSEMEN
  200. #endif /* HSEM && RCC_AHB4ENR_HSEMEN*/
  201. #define LL_AHB4_GRP1_PERIPH_BKPRAM RCC_AHB4ENR_BKPRAMEN
  202. #if defined(RCC_AHB4LPENR_SRAM4LPEN)
  203. #define LL_AHB4_GRP1_PERIPH_SRAM4 RCC_AHB4LPENR_SRAM4LPEN
  204. #define LL_AHB4_GRP1_PERIPH_D3SRAM1 LL_AHB4_GRP1_PERIPH_SRAM4
  205. #else
  206. #define LL_AHB4_GRP1_PERIPH_SRDSRAM RCC_AHB4ENR_SRDSRAMEN
  207. #define LL_AHB4_GRP1_PERIPH_SRAM4 LL_AHB4_GRP1_PERIPH_SRDSRAM /* for backward compatibility*/
  208. #define LL_AHB4_GRP1_PERIPH_D3SRAM1 LL_AHB4_GRP1_PERIPH_SRDSRAM /* for backward compatibility*/
  209. #endif /* RCC_AHB4ENR_D3SRAM1EN */
  210. /**
  211. * @}
  212. */
  213. /** @defgroup BUS_LL_EC_APB3_GRP1_PERIPH APB3 GRP1 PERIPH
  214. * @{
  215. */
  216. #if defined(LTDC)
  217. #define LL_APB3_GRP1_PERIPH_LTDC RCC_APB3ENR_LTDCEN
  218. #endif /* LTDC */
  219. #if defined(DSI)
  220. #define LL_APB3_GRP1_PERIPH_DSI RCC_APB3ENR_DSIEN
  221. #endif /* DSI */
  222. #define LL_APB3_GRP1_PERIPH_WWDG1 RCC_APB3ENR_WWDG1EN
  223. #if defined(RCC_APB3ENR_WWDGEN)
  224. #define LL_APB3_GRP1_PERIPH_WWDG LL_APB3_GRP1_PERIPH_WWDG1 /* for backward compatibility*/
  225. #endif
  226. /**
  227. * @}
  228. */
  229. /** @defgroup BUS_LL_EC_APB1_GRP1_PERIPH APB1 GRP1 PERIPH
  230. * @{
  231. */
  232. #define LL_APB1_GRP1_PERIPH_TIM2 RCC_APB1LENR_TIM2EN
  233. #define LL_APB1_GRP1_PERIPH_TIM3 RCC_APB1LENR_TIM3EN
  234. #define LL_APB1_GRP1_PERIPH_TIM4 RCC_APB1LENR_TIM4EN
  235. #define LL_APB1_GRP1_PERIPH_TIM5 RCC_APB1LENR_TIM5EN
  236. #define LL_APB1_GRP1_PERIPH_TIM6 RCC_APB1LENR_TIM6EN
  237. #define LL_APB1_GRP1_PERIPH_TIM7 RCC_APB1LENR_TIM7EN
  238. #define LL_APB1_GRP1_PERIPH_TIM12 RCC_APB1LENR_TIM12EN
  239. #define LL_APB1_GRP1_PERIPH_TIM13 RCC_APB1LENR_TIM13EN
  240. #define LL_APB1_GRP1_PERIPH_TIM14 RCC_APB1LENR_TIM14EN
  241. #define LL_APB1_GRP1_PERIPH_LPTIM1 RCC_APB1LENR_LPTIM1EN
  242. #if defined(DUAL_CORE)
  243. #define LL_APB1_GRP1_PERIPH_WWDG2 RCC_APB1LENR_WWDG2EN
  244. #endif /*DUAL_CORE*/
  245. #define LL_APB1_GRP1_PERIPH_SPI2 RCC_APB1LENR_SPI2EN
  246. #define LL_APB1_GRP1_PERIPH_SPI3 RCC_APB1LENR_SPI3EN
  247. #define LL_APB1_GRP1_PERIPH_SPDIFRX RCC_APB1LENR_SPDIFRXEN
  248. #define LL_APB1_GRP1_PERIPH_USART2 RCC_APB1LENR_USART2EN
  249. #define LL_APB1_GRP1_PERIPH_USART3 RCC_APB1LENR_USART3EN
  250. #define LL_APB1_GRP1_PERIPH_UART4 RCC_APB1LENR_UART4EN
  251. #define LL_APB1_GRP1_PERIPH_UART5 RCC_APB1LENR_UART5EN
  252. #define LL_APB1_GRP1_PERIPH_I2C1 RCC_APB1LENR_I2C1EN
  253. #define LL_APB1_GRP1_PERIPH_I2C2 RCC_APB1LENR_I2C2EN
  254. #define LL_APB1_GRP1_PERIPH_I2C3 RCC_APB1LENR_I2C3EN
  255. #if defined(I2C5)
  256. #define LL_APB1_GRP1_PERIPH_I2C5 RCC_APB1LENR_I2C5EN
  257. #endif /* I2C5 */
  258. #if defined(RCC_APB1LENR_CECEN)
  259. #define LL_APB1_GRP1_PERIPH_CEC RCC_APB1LENR_CECEN
  260. #else
  261. #define LL_APB1_GRP1_PERIPH_HDMICEC RCC_APB1LENR_HDMICECEN
  262. #define LL_APB1_GRP1_PERIPH_CEC LL_APB1_GRP1_PERIPH_HDMICEC /* for backward compatibility*/
  263. #endif /* RCC_APB1LENR_CECEN */
  264. #define LL_APB1_GRP1_PERIPH_DAC12 RCC_APB1LENR_DAC12EN
  265. #define LL_APB1_GRP1_PERIPH_UART7 RCC_APB1LENR_UART7EN
  266. #define LL_APB1_GRP1_PERIPH_UART8 RCC_APB1LENR_UART8EN
  267. /**
  268. * @}
  269. */
  270. /** @defgroup BUS_LL_EC_APB1_GRP2_PERIPH APB1 GRP2 PERIPH
  271. * @{
  272. */
  273. #define LL_APB1_GRP2_PERIPH_CRS RCC_APB1HENR_CRSEN
  274. #define LL_APB1_GRP2_PERIPH_SWPMI1 RCC_APB1HENR_SWPMIEN
  275. #define LL_APB1_GRP2_PERIPH_OPAMP RCC_APB1HENR_OPAMPEN
  276. #define LL_APB1_GRP2_PERIPH_MDIOS RCC_APB1HENR_MDIOSEN
  277. #define LL_APB1_GRP2_PERIPH_FDCAN RCC_APB1HENR_FDCANEN
  278. #if defined(TIM23)
  279. #define LL_APB1_GRP2_PERIPH_TIM23 RCC_APB1HENR_TIM23EN
  280. #endif /* TIM23 */
  281. #if defined(TIM24)
  282. #define LL_APB1_GRP2_PERIPH_TIM24 RCC_APB1HENR_TIM24EN
  283. #endif /* TIM24 */
  284. /**
  285. * @}
  286. */
  287. /** @defgroup BUS_LL_EC_APB2_GRP1_PERIPH APB2 GRP1 PERIPH
  288. * @{
  289. */
  290. #define LL_APB2_GRP1_PERIPH_TIM1 RCC_APB2ENR_TIM1EN
  291. #define LL_APB2_GRP1_PERIPH_TIM8 RCC_APB2ENR_TIM8EN
  292. #define LL_APB2_GRP1_PERIPH_USART1 RCC_APB2ENR_USART1EN
  293. #define LL_APB2_GRP1_PERIPH_USART6 RCC_APB2ENR_USART6EN
  294. #if defined(UART9)
  295. #define LL_APB2_GRP1_PERIPH_UART9 RCC_APB2ENR_UART9EN
  296. #endif /* UART9 */
  297. #if defined(USART10)
  298. #define LL_APB2_GRP1_PERIPH_USART10 RCC_APB2ENR_USART10EN
  299. #endif /* USART10 */
  300. #define LL_APB2_GRP1_PERIPH_SPI1 RCC_APB2ENR_SPI1EN
  301. #define LL_APB2_GRP1_PERIPH_SPI4 RCC_APB2ENR_SPI4EN
  302. #define LL_APB2_GRP1_PERIPH_TIM15 RCC_APB2ENR_TIM15EN
  303. #define LL_APB2_GRP1_PERIPH_TIM16 RCC_APB2ENR_TIM16EN
  304. #define LL_APB2_GRP1_PERIPH_TIM17 RCC_APB2ENR_TIM17EN
  305. #define LL_APB2_GRP1_PERIPH_SPI5 RCC_APB2ENR_SPI5EN
  306. #define LL_APB2_GRP1_PERIPH_SAI1 RCC_APB2ENR_SAI1EN
  307. #if defined(SAI2)
  308. #define LL_APB2_GRP1_PERIPH_SAI2 RCC_APB2ENR_SAI2EN
  309. #endif /* SAI2 */
  310. #if defined(SAI3)
  311. #define LL_APB2_GRP1_PERIPH_SAI3 RCC_APB2ENR_SAI3EN
  312. #endif /* SAI3 */
  313. #define LL_APB2_GRP1_PERIPH_DFSDM1 RCC_APB2ENR_DFSDM1EN
  314. #if defined(HRTIM1)
  315. #define LL_APB2_GRP1_PERIPH_HRTIM RCC_APB2ENR_HRTIMEN
  316. #endif /* HRTIM1 */
  317. /**
  318. * @}
  319. */
  320. /** @defgroup BUS_LL_EC_APB4_GRP1_PERIPH APB4 GRP1 PERIPH
  321. * @{
  322. */
  323. #define LL_APB4_GRP1_PERIPH_SYSCFG RCC_APB4ENR_SYSCFGEN
  324. #define LL_APB4_GRP1_PERIPH_LPUART1 RCC_APB4ENR_LPUART1EN
  325. #define LL_APB4_GRP1_PERIPH_SPI6 RCC_APB4ENR_SPI6EN
  326. #define LL_APB4_GRP1_PERIPH_I2C4 RCC_APB4ENR_I2C4EN
  327. #define LL_APB4_GRP1_PERIPH_LPTIM2 RCC_APB4ENR_LPTIM2EN
  328. #define LL_APB4_GRP1_PERIPH_LPTIM3 RCC_APB4ENR_LPTIM3EN
  329. #if defined(LPTIM4)
  330. #define LL_APB4_GRP1_PERIPH_LPTIM4 RCC_APB4ENR_LPTIM4EN
  331. #endif /* LPTIM4 */
  332. #if defined(LPTIM5)
  333. #define LL_APB4_GRP1_PERIPH_LPTIM5 RCC_APB4ENR_LPTIM5EN
  334. #endif /* LPTIM5 */
  335. #if defined(DAC2)
  336. #define LL_APB4_GRP1_PERIPH_DAC2 RCC_APB4ENR_DAC2EN
  337. #endif /* DAC2 */
  338. #define LL_APB4_GRP1_PERIPH_COMP12 RCC_APB4ENR_COMP12EN
  339. #define LL_APB4_GRP1_PERIPH_VREF RCC_APB4ENR_VREFEN
  340. #define LL_APB4_GRP1_PERIPH_RTCAPB RCC_APB4ENR_RTCAPBEN
  341. #if defined(SAI4)
  342. #define LL_APB4_GRP1_PERIPH_SAI4 RCC_APB4ENR_SAI4EN
  343. #endif /* SAI4 */
  344. #if defined(DTS)
  345. #define LL_APB4_GRP1_PERIPH_DTS RCC_APB4ENR_DTSEN
  346. #endif /*DTS*/
  347. #if defined(DFSDM2_BASE)
  348. #define LL_APB4_GRP1_PERIPH_DFSDM2 RCC_APB4ENR_DFSDM2EN
  349. #endif /* DFSDM2_BASE */
  350. /**
  351. * @}
  352. */
  353. /** @defgroup BUS_LL_EC_CLKAM_PERIPH CLKAM PERIPH
  354. * @{
  355. */
  356. #if defined(RCC_D3AMR_BDMAAMEN)
  357. #define LL_CLKAM_PERIPH_BDMA RCC_D3AMR_BDMAAMEN
  358. #else
  359. #define LL_CLKAM_PERIPH_BDMA2 RCC_SRDAMR_BDMA2AMEN
  360. #define LL_CLKAM_PERIPH_BDMA LL_CLKAM_PERIPH_BDMA2 /* for backward compatibility*/
  361. #endif /* RCC_D3AMR_BDMAAMEN */
  362. #if defined(RCC_SRDAMR_GPIOAMEN)
  363. #define LL_CLKAM_PERIPH_GPIO RCC_SRDAMR_GPIOAMEN
  364. #endif /* RCC_SRDAMR_GPIOAMEN */
  365. #if defined(RCC_D3AMR_LPUART1AMEN)
  366. #define LL_CLKAM_PERIPH_LPUART1 RCC_D3AMR_LPUART1AMEN
  367. #else
  368. #define LL_CLKAM_PERIPH_LPUART1 RCC_SRDAMR_LPUART1AMEN
  369. #endif /* RCC_D3AMR_LPUART1AMEN */
  370. #if defined(RCC_D3AMR_SPI6AMEN)
  371. #define LL_CLKAM_PERIPH_SPI6 RCC_D3AMR_SPI6AMEN
  372. #else
  373. #define LL_CLKAM_PERIPH_SPI6 RCC_SRDAMR_SPI6AMEN
  374. #endif /* RCC_D3AMR_SPI6AMEN */
  375. #if defined(RCC_D3AMR_I2C4AMEN)
  376. #define LL_CLKAM_PERIPH_I2C4 RCC_D3AMR_I2C4AMEN
  377. #else
  378. #define LL_CLKAM_PERIPH_I2C4 RCC_SRDAMR_I2C4AMEN
  379. #endif /* RCC_D3AMR_I2C4AMEN */
  380. #if defined(RCC_D3AMR_LPTIM2AMEN)
  381. #define LL_CLKAM_PERIPH_LPTIM2 RCC_D3AMR_LPTIM2AMEN
  382. #else
  383. #define LL_CLKAM_PERIPH_LPTIM2 RCC_SRDAMR_LPTIM2AMEN
  384. #endif /* RCC_D3AMR_LPTIM2AMEN */
  385. #if defined(RCC_D3AMR_LPTIM3AMEN)
  386. #define LL_CLKAM_PERIPH_LPTIM3 RCC_D3AMR_LPTIM3AMEN
  387. #else
  388. #define LL_CLKAM_PERIPH_LPTIM3 RCC_SRDAMR_LPTIM3AMEN
  389. #endif /* RCC_D3AMR_LPTIM3AMEN */
  390. #if defined(RCC_D3AMR_LPTIM4AMEN)
  391. #define LL_CLKAM_PERIPH_LPTIM4 RCC_D3AMR_LPTIM4AMEN
  392. #endif /* RCC_D3AMR_LPTIM4AMEN */
  393. #if defined(RCC_D3AMR_LPTIM5AMEN)
  394. #define LL_CLKAM_PERIPH_LPTIM5 RCC_D3AMR_LPTIM5AMEN
  395. #endif /* RCC_D3AMR_LPTIM5AMEN */
  396. #if defined(DAC2)
  397. #define LL_CLKAM_PERIPH_DAC2 RCC_SRDAMR_DAC2AMEN
  398. #endif /* DAC2 */
  399. #if defined(RCC_D3AMR_COMP12AMEN)
  400. #define LL_CLKAM_PERIPH_COMP12 RCC_D3AMR_COMP12AMEN
  401. #else
  402. #define LL_CLKAM_PERIPH_COMP12 RCC_SRDAMR_COMP12AMEN
  403. #endif /* RCC_D3AMR_COMP12AMEN */
  404. #if defined(RCC_D3AMR_VREFAMEN)
  405. #define LL_CLKAM_PERIPH_VREF RCC_D3AMR_VREFAMEN
  406. #else
  407. #define LL_CLKAM_PERIPH_VREF RCC_SRDAMR_VREFAMEN
  408. #endif /* RCC_D3AMR_VREFAMEN */
  409. #if defined(RCC_D3AMR_RTCAMEN)
  410. #define LL_CLKAM_PERIPH_RTC RCC_D3AMR_RTCAMEN
  411. #else
  412. #define LL_CLKAM_PERIPH_RTC RCC_SRDAMR_RTCAMEN
  413. #endif /* RCC_D3AMR_RTCAMEN */
  414. #if defined(RCC_D3AMR_CRCAMEN)
  415. #define LL_CLKAM_PERIPH_CRC RCC_D3AMR_CRCAMEN
  416. #endif /* RCC_D3AMR_CRCAMEN */
  417. #if defined(SAI4)
  418. #define LL_CLKAM_PERIPH_SAI4 RCC_D3AMR_SAI4AMEN
  419. #endif /* SAI4 */
  420. #if defined(ADC3)
  421. #define LL_CLKAM_PERIPH_ADC3 RCC_D3AMR_ADC3AMEN
  422. #endif /* ADC3 */
  423. #if defined(RCC_SRDAMR_DTSAMEN)
  424. #define LL_CLKAM_PERIPH_DTS RCC_SRDAMR_DTSAMEN
  425. #endif /* RCC_SRDAMR_DTSAMEN */
  426. #if defined(RCC_D3AMR_DTSAMEN)
  427. #define LL_CLKAM_PERIPH_DTS RCC_D3AMR_DTSAMEN
  428. #endif /* RCC_D3AMR_DTSAMEN */
  429. #if defined(DFSDM2_BASE)
  430. #define LL_CLKAM_PERIPH_DFSDM2 RCC_SRDAMR_DFSDM2AMEN
  431. #endif /* DFSDM2_BASE */
  432. #if defined(RCC_D3AMR_BKPRAMAMEN)
  433. #define LL_CLKAM_PERIPH_BKPRAM RCC_D3AMR_BKPRAMAMEN
  434. #else
  435. #define LL_CLKAM_PERIPH_BKPRAM RCC_SRDAMR_BKPRAMAMEN
  436. #endif /* RCC_D3AMR_BKPRAMAMEN */
  437. #if defined(RCC_D3AMR_SRAM4AMEN)
  438. #define LL_CLKAM_PERIPH_SRAM4 RCC_D3AMR_SRAM4AMEN
  439. #else
  440. #define LL_CLKAM_PERIPH_SRDSRAM RCC_SRDAMR_SRDSRAMAMEN
  441. #define LL_CLKAM_PERIPH_SRAM4 LL_CLKAM_PERIPH_SRDSRAM
  442. #endif /* RCC_D3AMR_SRAM4AMEN */
  443. /**
  444. * @}
  445. */
  446. #if defined(RCC_CKGAENR_AXICKG)
  447. /** @defgroup BUS_LL_EC_CKGA_PERIPH CKGA (AXI Clocks Gating) PERIPH
  448. * @{
  449. */
  450. #define LL_CKGA_PERIPH_AXI RCC_CKGAENR_AXICKG
  451. #define LL_CKGA_PERIPH_AHB RCC_CKGAENR_AHBCKG
  452. #define LL_CKGA_PERIPH_CPU RCC_CKGAENR_CPUCKG
  453. #define LL_CKGA_PERIPH_SDMMC RCC_CKGAENR_SDMMCCKG
  454. #define LL_CKGA_PERIPH_MDMA RCC_CKGAENR_MDMACKG
  455. #define LL_CKGA_PERIPH_DMA2D RCC_CKGAENR_DMA2DCKG
  456. #define LL_CKGA_PERIPH_LTDC RCC_CKGAENR_LTDCCKG
  457. #define LL_CKGA_PERIPH_GFXMMUM RCC_CKGAENR_GFXMMUMCKG
  458. #define LL_CKGA_PERIPH_AHB12 RCC_CKGAENR_AHB12CKG
  459. #define LL_CKGA_PERIPH_AHB34 RCC_CKGAENR_AHB34CKG
  460. #define LL_CKGA_PERIPH_FLIFT RCC_CKGAENR_FLIFTCKG
  461. #define LL_CKGA_PERIPH_OCTOSPI2 RCC_CKGAENR_OCTOSPI2CKG
  462. #define LL_CKGA_PERIPH_FMC RCC_CKGAENR_FMCCKG
  463. #define LL_CKGA_PERIPH_OCTOSPI1 RCC_CKGAENR_OCTOSPI1CKG
  464. #define LL_CKGA_PERIPH_AXIRAM1 RCC_CKGAENR_AXIRAM1CKG
  465. #define LL_CKGA_PERIPH_AXIRAM2 RCC_CKGAENR_AXIRAM2CKG
  466. #define LL_CKGA_PERIPH_AXIRAM3 RCC_CKGAENR_AXIRAM3CKG
  467. #define LL_CKGA_PERIPH_GFXMMUS RCC_CKGAENR_GFXMMUSCKG
  468. #define LL_CKGA_PERIPH_ECCRAM RCC_CKGAENR_ECCRAMCKG
  469. #define LL_CKGA_PERIPH_EXTI RCC_CKGAENR_EXTICKG
  470. #define LL_CKGA_PERIPH_JTAG RCC_CKGAENR_JTAGCKG
  471. /**
  472. * @}
  473. */
  474. #endif /* RCC_CKGAENR_AXICKG */
  475. /**
  476. * @}
  477. */
  478. /* Exported macro ------------------------------------------------------------*/
  479. /* Exported functions --------------------------------------------------------*/
  480. /** @defgroup BUS_LL_Exported_Functions BUS Exported Functions
  481. * @{
  482. */
  483. /** @defgroup BUS_LL_EF_AHB3 AHB3
  484. * @{
  485. */
  486. /**
  487. * @brief Enable AHB3 peripherals clock.
  488. * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_EnableClock\n
  489. * AHB3ENR DMA2DEN LL_AHB3_GRP1_EnableClock\n
  490. * AHB3ENR JPGDECEN LL_AHB3_GRP1_EnableClock\n
  491. * AHB3ENR FMCEN LL_AHB3_GRP1_EnableClock\n
  492. * AHB3ENR QSPIEN LL_AHB3_GRP1_EnableClock\n (*)
  493. * AHB3ENR OSPI1EN LL_AHB3_GRP1_EnableClock\n (*)
  494. * AHB3ENR OSPI2EN LL_AHB3_GRP1_EnableClock\n (*)
  495. * AHB3ENR IOMNGREN LL_AHB3_GRP1_EnableClock\n (*)
  496. * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_EnableClock\n (*)
  497. * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_EnableClock\n (*)
  498. * AHB3ENR GFXMMU LL_AHB3_GRP1_EnableClock\n (*)
  499. * AHB3ENR SDMMC1EN LL_AHB3_GRP1_EnableClock\n
  500. * AHB3ENR FLASHEN LL_AHB3_GRP1_EnableClock\n (*)
  501. * AHB3ENR DTCM1EN LL_AHB3_GRP1_EnableClock\n (*)
  502. * AHB3ENR DTCM2EN LL_AHB3_GRP1_EnableClock\n (*)
  503. * AHB3ENR ITCMEN LL_AHB3_GRP1_EnableClock\n (*)
  504. * AHB3ENR AXISRAMEN LL_AHB3_GRP1_EnableClock (*)
  505. * @param Periphs This parameter can be a combination of the following values:
  506. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  507. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  508. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  509. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  510. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  511. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  512. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  513. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  514. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  515. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  516. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  517. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  518. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
  519. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
  520. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
  521. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
  522. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  523. *
  524. * (*) value not defined in all devices.
  525. * @retval None
  526. */
  527. __STATIC_INLINE void LL_AHB3_GRP1_EnableClock(uint32_t Periphs)
  528. {
  529. __IO uint32_t tmpreg;
  530. SET_BIT(RCC->AHB3ENR, Periphs);
  531. /* Delay after an RCC peripheral clock enabling */
  532. tmpreg = READ_BIT(RCC->AHB3ENR, Periphs);
  533. (void)tmpreg;
  534. }
  535. /**
  536. * @brief Check if AHB3 peripheral clock is enabled or not
  537. * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_IsEnabledClock\n
  538. * AHB3ENR DMA2DEN LL_AHB3_GRP1_IsEnabledClock\n
  539. * AHB3ENR JPGDECEN LL_AHB3_GRP1_IsEnabledClock\n
  540. * AHB3ENR FMCEN LL_AHB3_GRP1_IsEnabledClock\n
  541. * AHB3ENR QSPIEN LL_AHB3_GRP1_IsEnabledClock\n (*)
  542. * AHB3ENR OSPI1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
  543. * AHB3ENR OSPI2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
  544. * AHB3ENR IOMNGREN LL_AHB3_GRP1_IsEnabledClock\n (*)
  545. * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
  546. * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
  547. * AHB3ENR GFXMMU LL_AHB3_GRP1_IsEnabledClock\n (*)
  548. * AHB3ENR SDMMC1EN LL_AHB3_GRP1_IsEnabledClock\n
  549. * AHB3ENR FLASHEN LL_AHB3_GRP1_IsEnabledClock\n (*)
  550. * AHB3ENR DTCM1EN LL_AHB3_GRP1_IsEnabledClock\n (*)
  551. * AHB3ENR DTCM2EN LL_AHB3_GRP1_IsEnabledClock\n (*)
  552. * AHB3ENR ITCMEN LL_AHB3_GRP1_IsEnabledClock\n (*)
  553. * AHB3ENR AXISRAMEN LL_AHB3_GRP1_IsEnabledClock (*)
  554. * @param Periphs This parameter can be a combination of the following values:
  555. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  556. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  557. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  558. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  559. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  560. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  561. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  562. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  563. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  564. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  565. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  566. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  567. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
  568. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
  569. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
  570. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
  571. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  572. *
  573. * (*) value not defined in all devices.
  574. * @retval uint32_t
  575. */
  576. __STATIC_INLINE uint32_t LL_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
  577. {
  578. return ((READ_BIT(RCC->AHB3ENR, Periphs) == Periphs)?1U:0U);
  579. }
  580. /**
  581. * @brief Disable AHB3 peripherals clock.
  582. * @rmtoll AHB3ENR MDMAEN LL_AHB3_GRP1_DisableClock\n
  583. * AHB3ENR DMA2DEN LL_AHB3_GRP1_DisableClock\n
  584. * AHB3ENR JPGDECEN LL_AHB3_GRP1_DisableClock\n
  585. * AHB3ENR FMCEN LL_AHB3_GRP1_DisableClock\n
  586. * AHB3ENR QSPIEN LL_AHB3_GRP1_DisableClock\n (*)
  587. * AHB3ENR OSPI1EN LL_AHB3_GRP1_DisableClock\n (*)
  588. * AHB3ENR OSPI2EN LL_AHB3_GRP1_DisableClock\n (*)
  589. * AHB3ENR IOMNGREN LL_AHB3_GRP1_DisableClock\n (*)
  590. * AHB3ENR OTFDEC1EN LL_AHB3_GRP1_DisableClock\n (*)
  591. * AHB3ENR OTFDEC2EN LL_AHB3_GRP1_DisableClock\n (*)
  592. * AHB3ENR GFXMMU LL_AHB3_GRP1_DisableClock\n (*)
  593. * AHB3ENR SDMMC1EN LL_AHB3_GRP1_DisableClock\n (*)
  594. * AHB3ENR FLASHEN LL_AHB3_GRP1_DisableClock\n (*)
  595. * AHB3ENR DTCM1EN LL_AHB3_GRP1_DisableClock\n (*)
  596. * AHB3ENR DTCM2EN LL_AHB3_GRP1_DisableClock\n (*)
  597. * AHB3ENR ITCMEN LL_AHB3_GRP1_DisableClock\n (*)
  598. * AHB3ENR AXISRAMEN LL_AHB3_GRP1_DisableClock
  599. * @param Periphs This parameter can be a combination of the following values:
  600. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  601. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  602. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  603. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  604. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  605. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  606. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  607. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  608. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  609. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  610. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  611. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  612. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH (*)
  613. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1 (*)
  614. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2 (*)
  615. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM (*)
  616. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  617. *
  618. * (*) value not defined in all devices.
  619. * @retval None
  620. */
  621. __STATIC_INLINE void LL_AHB3_GRP1_DisableClock(uint32_t Periphs)
  622. {
  623. CLEAR_BIT(RCC->AHB3ENR, Periphs);
  624. }
  625. /**
  626. * @brief Force AHB3 peripherals reset.
  627. * @rmtoll AHB3RSTR MDMARST LL_AHB3_GRP1_ForceReset\n
  628. * AHB3RSTR DMA2DRST LL_AHB3_GRP1_ForceReset\n
  629. * AHB3RSTR JPGDECRST LL_AHB3_GRP1_ForceReset\n
  630. * AHB3RSTR FMCRST LL_AHB3_GRP1_ForceReset\n
  631. * AHB3RSTR QSPIRST LL_AHB3_GRP1_ForceReset\n (*)
  632. * AHB3RSTR OSPI1RST LL_AHB3_GRP1_ForceReset\n (*)
  633. * AHB3RSTR OSPI2RST LL_AHB3_GRP1_ForceReset\n (*)
  634. * AHB3RSTR IOMNGRRST LL_AHB3_GRP1_ForceReset\n (*)
  635. * AHB3RSTR OTFDEC1RST LL_AHB3_GRP1_ForceReset\n (*)
  636. * AHB3RSTR OTFDEC2RST LL_AHB3_GRP1_ForceReset\n (*)
  637. * AHB3RSTR GFXMMURST LL_AHB3_GRP1_ForceReset\n (*)
  638. * AHB3RSTR SDMMC1RST LL_AHB3_GRP1_ForceReset
  639. * @param Periphs This parameter can be a combination of the following values:
  640. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  641. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  642. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  643. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  644. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  645. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  646. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  647. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  648. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  649. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  650. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  651. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  652. *
  653. * (*) value not defined in all devices.
  654. * @retval None
  655. */
  656. __STATIC_INLINE void LL_AHB3_GRP1_ForceReset(uint32_t Periphs)
  657. {
  658. SET_BIT(RCC->AHB3RSTR, Periphs);
  659. }
  660. /**
  661. * @brief Release AHB3 peripherals reset.
  662. * @rmtoll AHB3RSTR MDMARST LL_AHB3_GRP1_ReleaseReset\n
  663. * AHB3RSTR DMA2DRST LL_AHB3_GRP1_ReleaseReset\n
  664. * AHB3RSTR JPGDECRST LL_AHB3_GRP1_ReleaseReset\n
  665. * AHB3RSTR FMCRST LL_AHB3_GRP1_ReleaseReset\n
  666. * AHB3RSTR QSPIRST LL_AHB3_GRP1_ReleaseReset\n
  667. * AHB3RSTR OSPI1RST LL_AHB3_GRP1_ReleaseReset\n (*)
  668. * AHB3RSTR OSPI2RST LL_AHB3_GRP1_ReleaseReset\n (*)
  669. * AHB3RSTR IOMNGRRST LL_AHB3_GRP1_ReleaseReset\n (*)
  670. * AHB3RSTR OTFDEC1RST LL_AHB3_GRP1_ReleaseReset\n (*)
  671. * AHB3RSTR OTFDEC2RST LL_AHB3_GRP1_ReleaseReset\n (*)
  672. * AHB3RSTR GFXMMURST LL_AHB3_GRP1_ReleaseReset\n (*)
  673. * AHB3RSTR SDMMC1RST LL_AHB3_GRP1_ReleaseReset
  674. * @param Periphs This parameter can be a combination of the following values:
  675. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  676. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  677. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  678. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  679. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  680. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  681. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  682. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  683. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  684. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  685. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  686. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  687. *
  688. * (*) value not defined in all devices.
  689. * @retval None
  690. */
  691. __STATIC_INLINE void LL_AHB3_GRP1_ReleaseReset(uint32_t Periphs)
  692. {
  693. CLEAR_BIT(RCC->AHB3RSTR, Periphs);
  694. }
  695. /**
  696. * @brief Enable AHB3 peripherals clock during Low Power (Sleep) mode.
  697. * @rmtoll AHB3LPENR MDMALPEN LL_AHB3_GRP1_EnableClockSleep\n
  698. * AHB3LPENR DMA2DLPEN LL_AHB3_GRP1_EnableClockSleep\n
  699. * AHB3LPENR JPGDECLPEN LL_AHB3_GRP1_EnableClockSleep\n
  700. * AHB3LPENR FMCLPEN LL_AHB3_GRP1_EnableClockSleep\n
  701. * AHB3LPENR QSPILPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  702. * AHB3LPENR OSPI1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  703. * AHB3LPENR OSPI2LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  704. * AHB3LPENR IOMNGRLPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  705. * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  706. * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  707. * AHB3LPENR GFXMMULPEN LL_AHB3_GRP1_EnableClockSleep\n (*)
  708. * AHB3LPENR SDMMC1LPEN LL_AHB3_GRP1_EnableClockSleep\n
  709. * AHB3LPENR FLASHLPEN LL_AHB3_GRP1_EnableClockSleep\n
  710. * AHB3LPENR DTCM1LPEN LL_AHB3_GRP1_EnableClockSleep\n
  711. * AHB3LPENR DTCM2LPEN LL_AHB3_GRP1_EnableClockSleep\n
  712. * AHB3LPENR ITCMLPEN LL_AHB3_GRP1_EnableClockSleep\n
  713. * AHB3LPENR AXISRAMLPEN LL_AHB3_GRP1_EnableClockSleep
  714. * @param Periphs This parameter can be a combination of the following values:
  715. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  716. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  717. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  718. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  719. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  720. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  721. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  722. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  723. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  724. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  725. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  726. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  727. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  728. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  729. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  730. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  731. *
  732. * (*) value not defined in all devices.
  733. * @retval None
  734. */
  735. __STATIC_INLINE void LL_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
  736. {
  737. __IO uint32_t tmpreg;
  738. SET_BIT(RCC->AHB3LPENR, Periphs);
  739. /* Delay after an RCC peripheral clock enabling */
  740. tmpreg = READ_BIT(RCC->AHB3LPENR, Periphs);
  741. (void)tmpreg;
  742. }
  743. /**
  744. * @brief Disable AHB3 peripherals clock during Low Power (Sleep) mode.
  745. * @rmtoll AHB3LPENR MDMALPEN LL_AHB3_GRP1_DisableClockSleep\n
  746. * AHB3LPENR DMA2DLPEN LL_AHB3_GRP1_DisableClockSleep\n
  747. * AHB3LPENR JPGDECLPEN LL_AHB3_GRP1_DisableClockSleep\n
  748. * AHB3LPENR FMCLPEN LL_AHB3_GRP1_DisableClockSleep\n
  749. * AHB3LPENR QSPILPEN LL_AHB3_GRP1_DisableClockSleep\n
  750. * AHB3LPENR OSPI1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
  751. * AHB3LPENR OSPI2LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
  752. * AHB3LPENR IOMNGRLPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
  753. * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
  754. * AHB3LPENR OTFDEC1LPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
  755. * AHB3LPENR GFXMMULPEN LL_AHB3_GRP1_DisableClockSleep\n (*)
  756. * AHB3LPENR SDMMC1LPEN LL_AHB3_GRP1_DisableClockSleep\n
  757. * AHB3LPENR FLASHLPEN LL_AHB3_GRP1_DisableClockSleep\n
  758. * AHB3LPENR DTCM1LPEN LL_AHB3_GRP1_DisableClockSleep\n
  759. * AHB3LPENR DTCM2LPEN LL_AHB3_GRP1_DisableClockSleep\n
  760. * AHB3LPENR ITCMLPEN LL_AHB3_GRP1_DisableClockSleep\n
  761. * AHB3LPENR AXISRAMLPEN LL_AHB3_GRP1_DisableClockSleep
  762. * @param Periphs This parameter can be a combination of the following values:
  763. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  764. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  765. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  766. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  767. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  768. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  769. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  770. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  771. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  772. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  773. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  774. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  775. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  776. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  777. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  778. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  779. *
  780. * (*) value not defined in all devices.
  781. * @retval None
  782. */
  783. __STATIC_INLINE void LL_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
  784. {
  785. CLEAR_BIT(RCC->AHB3LPENR, Periphs);
  786. }
  787. /**
  788. * @}
  789. */
  790. /** @defgroup BUS_LL_EF_AHB1 AHB1
  791. * @{
  792. */
  793. /**
  794. * @brief Enable AHB1 peripherals clock.
  795. * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_EnableClock\n
  796. * AHB1ENR DMA2EN LL_AHB1_GRP1_EnableClock\n
  797. * AHB1ENR ADC12EN LL_AHB1_GRP1_EnableClock\n
  798. * AHB1ENR ARTEN LL_AHB1_GRP1_EnableClock\n
  799. * AHB1ENR ETH1MACEN LL_AHB1_GRP1_EnableClock\n (*)
  800. * AHB1ENR ETH1TXEN LL_AHB1_GRP1_EnableClock\n (*)
  801. * AHB1ENR ETH1RXEN LL_AHB1_GRP1_EnableClock\n (*)
  802. * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_EnableClock\n
  803. * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_EnableClock\n
  804. * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_EnableClock\n (*)
  805. * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_EnableClock (*)
  806. * @param Periphs This parameter can be a combination of the following values:
  807. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  808. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  809. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  810. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  811. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  812. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  813. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  814. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  815. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  816. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  817. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  818. *
  819. * (*) value not defined in all devices.
  820. * @retval None
  821. */
  822. __STATIC_INLINE void LL_AHB1_GRP1_EnableClock(uint32_t Periphs)
  823. {
  824. __IO uint32_t tmpreg;
  825. SET_BIT(RCC->AHB1ENR, Periphs);
  826. /* Delay after an RCC peripheral clock enabling */
  827. tmpreg = READ_BIT(RCC->AHB1ENR, Periphs);
  828. (void)tmpreg;
  829. }
  830. /**
  831. * @brief Check if AHB1 peripheral clock is enabled or not
  832. * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_IsEnabledClock\n
  833. * AHB1ENR DMA2EN LL_AHB1_GRP1_IsEnabledClock\n
  834. * AHB1ENR ADC12EN LL_AHB1_GRP1_IsEnabledClock\n
  835. * AHB1ENR ARTEN LL_AHB1_GRP1_IsEnabledClock\n (*)
  836. * AHB1ENR CRCEN LL_AHB1_GRP1_IsEnabledClock\n (*)
  837. * AHB1ENR ETH1MACEN LL_AHB1_GRP1_IsEnabledClock\n (*)
  838. * AHB1ENR ETH1TXEN LL_AHB1_GRP1_IsEnabledClock\n (*)
  839. * AHB1ENR ETH1RXEN LL_AHB1_GRP1_IsEnabledClock\n (*)
  840. * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n
  841. * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock\n
  842. * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_IsEnabledClock\n (*)
  843. * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_IsEnabledClock (*)
  844. * @param Periphs This parameter can be a combination of the following values:
  845. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  846. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  847. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  848. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  849. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  850. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  851. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  852. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  853. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  854. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  855. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  856. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  857. *
  858. * (*) value not defined in all devices.
  859. * @retval uint32_t
  860. */
  861. __STATIC_INLINE uint32_t LL_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
  862. {
  863. return ((READ_BIT(RCC->AHB1ENR, Periphs) == Periphs)?1U:0U);
  864. }
  865. /**
  866. * @brief Disable AHB1 peripherals clock.
  867. * @rmtoll AHB1ENR DMA1EN LL_AHB1_GRP1_DisableClock\n
  868. * AHB1ENR DMA2EN LL_AHB1_GRP1_DisableClock\n
  869. * AHB1ENR ADC12EN LL_AHB1_GRP1_DisableClock\n
  870. * AHB1ENR ARTEN LL_AHB1_GRP1_DisableClock\n (*)
  871. * AHB1ENR ETH1MACEN LL_AHB1_GRP1_DisableClock\n (*)
  872. * AHB1ENR ETH1TXEN LL_AHB1_GRP1_DisableClock\n (*)
  873. * AHB1ENR ETH1RXEN LL_AHB1_GRP1_DisableClock\n (*)
  874. * AHB1ENR USB1OTGHSEN LL_AHB1_GRP1_DisableClock\n
  875. * AHB1ENR USB1OTGHSULPIEN LL_AHB1_GRP1_DisableClock\n
  876. * AHB1ENR USB2OTGHSEN LL_AHB1_GRP1_DisableClock\n (*)
  877. * AHB1ENR USB2OTGHSULPIEN LL_AHB1_GRP1_DisableClock (*)
  878. * @param Periphs This parameter can be a combination of the following values:
  879. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  880. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  881. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  882. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  883. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  884. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  885. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  886. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  887. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  888. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  889. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  890. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  891. *
  892. * (*) value not defined in all devices.
  893. * @retval None
  894. */
  895. __STATIC_INLINE void LL_AHB1_GRP1_DisableClock(uint32_t Periphs)
  896. {
  897. CLEAR_BIT(RCC->AHB1ENR, Periphs);
  898. }
  899. /**
  900. * @brief Force AHB1 peripherals reset.
  901. * @rmtoll AHB1RSTR DMA1RST LL_AHB1_GRP1_ForceReset\n
  902. * AHB1RSTR DMA2RST LL_AHB1_GRP1_ForceReset\n
  903. * AHB1RSTR ADC12RST LL_AHB1_GRP1_ForceReset\n
  904. * AHB1RSTR ARTRST LL_AHB1_GRP1_ForceReset\n (*)
  905. * AHB1RSTR CRCRST LL_AHB1_GRP1_ForceReset\n (*)
  906. * AHB1RSTR ETH1MACRST LL_AHB1_GRP1_ForceReset\n (*)
  907. * AHB1RSTR USB1OTGHSRST LL_AHB1_GRP1_ForceReset\n
  908. * AHB1RSTR USB2OTGHSRST LL_AHB1_GRP1_ForceReset (*)
  909. * @param Periphs This parameter can be a combination of the following values:
  910. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  911. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  912. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  913. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  914. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  915. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  916. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  917. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  918. *
  919. * (*) value not defined in all devices.
  920. * @retval None
  921. */
  922. __STATIC_INLINE void LL_AHB1_GRP1_ForceReset(uint32_t Periphs)
  923. {
  924. SET_BIT(RCC->AHB1RSTR, Periphs);
  925. }
  926. /**
  927. * @brief Release AHB1 peripherals reset.
  928. * @rmtoll AHB1RSTR DMA1RST LL_AHB1_GRP1_ReleaseReset\n
  929. * AHB1RSTR DMA2RST LL_AHB1_GRP1_ReleaseReset\n
  930. * AHB1RSTR ADC12RST LL_AHB1_GRP1_ReleaseReset\n
  931. * AHB1RSTR ARTRST LL_AHB1_GRP1_ReleaseReset\n (*)
  932. * AHB1RSTR CRCRST LL_AHB1_GRP1_ReleaseReset\n (*)
  933. * AHB1RSTR ETH1MACRST LL_AHB1_GRP1_ReleaseReset\n (*)
  934. * AHB1RSTR USB1OTGHSRST LL_AHB1_GRP1_ReleaseReset\n
  935. * AHB1RSTR USB2OTGHSRST LL_AHB1_GRP1_ReleaseReset (*)
  936. * @param Periphs This parameter can be a combination of the following values:
  937. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  938. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  939. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  940. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  941. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  942. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  943. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  944. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  945. *
  946. * (*) value not defined in all devices.
  947. * @retval None
  948. */
  949. __STATIC_INLINE void LL_AHB1_GRP1_ReleaseReset(uint32_t Periphs)
  950. {
  951. CLEAR_BIT(RCC->AHB1RSTR, Periphs);
  952. }
  953. /**
  954. * @brief Enable AHB1 peripherals clock during Low Power (Sleep) mode.
  955. * @rmtoll AHB1LPENR DMA1LPEN LL_AHB1_GRP1_EnableClockSleep\n
  956. * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_EnableClockSleep\n
  957. * AHB1LPENR ADC12LPEN LL_AHB1_GRP1_EnableClockSleep\n
  958. * AHB1LPENR ARTLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
  959. * AHB1LPENR CRCLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
  960. * AHB1LPENR ETH1MACLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
  961. * AHB1LPENR ETH1TXLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
  962. * AHB1LPENR ETH1RXLPEN LL_AHB1_GRP1_EnableClockSleep\n
  963. * AHB1LPENR USB1OTGHSLPEN LL_AHB1_GRP1_EnableClockSleep\n
  964. * AHB1LPENR USB1OTGHSULPILPEN LL_AHB1_GRP1_EnableClockSleep\n
  965. * AHB1LPENR USB2OTGHSLPEN LL_AHB1_GRP1_EnableClockSleep\n (*)
  966. * AHB1LPENR USB2OTGHSULPILPEN LL_AHB1_GRP1_EnableClockSleep (*)
  967. * @param Periphs This parameter can be a combination of the following values:
  968. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  969. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  970. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  971. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  972. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  973. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  974. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  975. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  976. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  977. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  978. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  979. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  980. *
  981. * (*) value not defined in all devices.
  982. * @retval None
  983. */
  984. __STATIC_INLINE void LL_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
  985. {
  986. __IO uint32_t tmpreg;
  987. SET_BIT(RCC->AHB1LPENR, Periphs);
  988. /* Delay after an RCC peripheral clock enabling */
  989. tmpreg = READ_BIT(RCC->AHB1LPENR, Periphs);
  990. (void)tmpreg;
  991. }
  992. /**
  993. * @brief Disable AHB1 peripherals clock during Low Power (Sleep) mode.
  994. * @rmtoll AHB1LPENR DMA1LPEN LL_AHB1_GRP1_DisableClockSleep\n
  995. * AHB1LPENR DMA2LPEN LL_AHB1_GRP1_DisableClockSleep\n
  996. * AHB1LPENR ADC12LPEN LL_AHB1_GRP1_DisableClockSleep\n
  997. * AHB1LPENR ARTLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
  998. * AHB1LPENR CRCLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
  999. * AHB1LPENR ETH1MACLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
  1000. * AHB1LPENR ETH1TXLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
  1001. * AHB1LPENR ETH1RXLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
  1002. * AHB1LPENR USB1OTGHSLPEN LL_AHB1_GRP1_DisableClockSleep\n
  1003. * AHB1LPENR USB1OTGHSULPILPEN LL_AHB1_GRP1_DisableClockSleep\n
  1004. * AHB1LPENR USB2OTGHSLPEN LL_AHB1_GRP1_DisableClockSleep\n (*)
  1005. * AHB1LPENR USB2OTGHSULPILPEN LL_AHB1_GRP1_DisableClockSleep (*)
  1006. * @param Periphs This parameter can be a combination of the following values:
  1007. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  1008. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  1009. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  1010. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  1011. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  1012. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  1013. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  1014. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  1015. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  1016. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  1017. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  1018. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  1019. *
  1020. * (*) value not defined in all devices.
  1021. * @retval None
  1022. */
  1023. __STATIC_INLINE void LL_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
  1024. {
  1025. CLEAR_BIT(RCC->AHB1LPENR, Periphs);
  1026. }
  1027. /**
  1028. * @}
  1029. */
  1030. /** @defgroup BUS_LL_EF_AHB2 AHB2
  1031. * @{
  1032. */
  1033. /**
  1034. * @brief Enable AHB2 peripherals clock.
  1035. * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_EnableClock\n
  1036. * AHB2ENR HSEMEN LL_AHB2_GRP1_EnableClock\n (*)
  1037. * AHB2ENR CRYPEN LL_AHB2_GRP1_EnableClock\n (*)
  1038. * AHB2ENR HASHEN LL_AHB2_GRP1_EnableClock\n (*)
  1039. * AHB2ENR RNGEN LL_AHB2_GRP1_EnableClock\n
  1040. * AHB2ENR SDMMC2EN LL_AHB2_GRP1_EnableClock\n
  1041. * AHB2ENR BDMA1EN LL_AHB2_GRP1_EnableClock\n (*)
  1042. * AHB2ENR FMACEN LL_AHB2_GRP1_EnableClock\n
  1043. * AHB2ENR CORDICEN LL_AHB2_GRP1_EnableClock\n
  1044. * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_EnableClock\n
  1045. * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_EnableClock\n
  1046. * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_EnableClock (*)
  1047. * @param Periphs This parameter can be a combination of the following values:
  1048. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1049. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  1050. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1051. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1052. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1053. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1054. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1055. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1056. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1057. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  1058. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  1059. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  1060. *
  1061. * (*) value not defined in all devices.
  1062. * @retval None
  1063. */
  1064. __STATIC_INLINE void LL_AHB2_GRP1_EnableClock(uint32_t Periphs)
  1065. {
  1066. __IO uint32_t tmpreg;
  1067. SET_BIT(RCC->AHB2ENR, Periphs);
  1068. /* Delay after an RCC peripheral clock enabling */
  1069. tmpreg = READ_BIT(RCC->AHB2ENR, Periphs);
  1070. (void)tmpreg;
  1071. }
  1072. /**
  1073. * @brief Check if AHB2 peripheral clock is enabled or not
  1074. * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_IsEnabledClock\n
  1075. * AHB2ENR HSEMEN LL_AHB2_GRP1_IsEnabledClock\n (*)
  1076. * AHB2ENR CRYPEN LL_AHB2_GRP1_IsEnabledClock\n (*)
  1077. * AHB2ENR HASHEN LL_AHB2_GRP1_IsEnabledClock\n (*)
  1078. * AHB2ENR RNGEN LL_AHB2_GRP1_IsEnabledClock\n
  1079. * AHB2ENR SDMMC2EN LL_AHB2_GRP1_IsEnabledClock\n
  1080. * AHB2ENR BDMA1EN LL_AHB2_GRP1_IsEnabledClock\n (*)
  1081. * AHB2ENR FMACEN LL_AHB2_GRP1_IsEnabledClock\n
  1082. * AHB2ENR CORDICEN LL_AHB2_GRP1_IsEnabledClock\n
  1083. * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_IsEnabledClock\n
  1084. * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_IsEnabledClock\n
  1085. * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_IsEnabledClock (*)
  1086. * @param Periphs This parameter can be a combination of the following values:
  1087. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1088. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  1089. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1090. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1091. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1092. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1093. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1094. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1095. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1096. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  1097. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  1098. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  1099. *
  1100. * (*) value not defined in all devices.
  1101. * @retval uint32_t
  1102. */
  1103. __STATIC_INLINE uint32_t LL_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
  1104. {
  1105. return ((READ_BIT(RCC->AHB2ENR, Periphs) == Periphs)?1U:0U);
  1106. }
  1107. /**
  1108. * @brief Disable AHB2 peripherals clock.
  1109. * @rmtoll AHB2ENR DCMIEN LL_AHB2_GRP1_DisableClock\n
  1110. * AHB2ENR HSEMEN LL_AHB2_GRP1_DisableClock\n (*)
  1111. * AHB2ENR CRYPEN LL_AHB2_GRP1_DisableClock\n (*)
  1112. * AHB2ENR HASHEN LL_AHB2_GRP1_DisableClock\n (*)
  1113. * AHB2ENR RNGEN LL_AHB2_GRP1_DisableClock\n
  1114. * AHB2ENR SDMMC2EN LL_AHB2_GRP1_DisableClock\n
  1115. * AHB2ENR BDMA1EN LL_AHB2_GRP1_DisableClock\n (*)
  1116. * AHB2ENR FMACEN LL_AHB2_GRP1_DisableClock\n
  1117. * AHB2ENR CORDICEN LL_AHB2_GRP1_DisableClock\n
  1118. * AHB2ENR D2SRAM1EN LL_AHB2_GRP1_DisableClock\n
  1119. * AHB2ENR D2SRAM2EN LL_AHB2_GRP1_DisableClock\n
  1120. * AHB2ENR D2SRAM3EN LL_AHB2_GRP1_DisableClock (*)
  1121. * @param Periphs This parameter can be a combination of the following values:
  1122. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1123. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  1124. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1125. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1126. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1127. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1128. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1129. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1130. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1131. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  1132. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  1133. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  1134. *
  1135. * (*) value not defined in all devices.
  1136. * @retval None
  1137. */
  1138. __STATIC_INLINE void LL_AHB2_GRP1_DisableClock(uint32_t Periphs)
  1139. {
  1140. CLEAR_BIT(RCC->AHB2ENR, Periphs);
  1141. }
  1142. /**
  1143. * @brief Force AHB2 peripherals reset.
  1144. * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ForceReset\n
  1145. * AHB2RSTR HSEMRST LL_AHB2_GRP1_ForceReset\n (*)
  1146. * AHB2RSTR CRYPRST LL_AHB2_GRP1_ForceReset\n (*)
  1147. * AHB2RSTR HASHRST LL_AHB2_GRP1_ForceReset\n (*)
  1148. * AHB2RSTR RNGRST LL_AHB2_GRP1_ForceReset\n
  1149. * AHB2RSTR SDMMC2RST LL_AHB2_GRP1_ForceReset\n
  1150. * AHB2RSTR BDMA1RST LL_AHB2_GRP1_ForceReset (*)
  1151. * AHB2RSTR FMACRST LL_AHB2_GRP1_ForceReset\n
  1152. * AHB2RSTR CORDICRST LL_AHB2_GRP1_ForceReset
  1153. * @param Periphs This parameter can be a combination of the following values:
  1154. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1155. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  1156. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1157. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1158. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1159. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1160. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1161. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1162. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1163. *
  1164. * (*) value not defined in all devices.
  1165. * @retval None
  1166. */
  1167. __STATIC_INLINE void LL_AHB2_GRP1_ForceReset(uint32_t Periphs)
  1168. {
  1169. SET_BIT(RCC->AHB2RSTR, Periphs);
  1170. }
  1171. /**
  1172. * @brief Release AHB2 peripherals reset.
  1173. * @rmtoll AHB2RSTR DCMIRST LL_AHB2_GRP1_ReleaseReset\n
  1174. * AHB2RSTR HSEMRST LL_AHB2_GRP1_ReleaseReset\n (*)
  1175. * AHB2RSTR CRYPRST LL_AHB2_GRP1_ReleaseReset\n (*)
  1176. * AHB2RSTR HASHRST LL_AHB2_GRP1_ReleaseReset\n (*)
  1177. * AHB2RSTR RNGRST LL_AHB2_GRP1_ReleaseReset\n
  1178. * AHB2RSTR SDMMC2RST LL_AHB2_GRP1_ReleaseReset\n
  1179. * AHB2RSTR BDMA1RST LL_AHB2_GRP1_ReleaseReset (*)
  1180. * AHB2RSTR FMACRST LL_AHB2_GRP1_ReleaseReset\n
  1181. * AHB2RSTR CORDICRST LL_AHB2_GRP1_ReleaseReset
  1182. * @param Periphs This parameter can be a combination of the following values:
  1183. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1184. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  1185. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1186. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1187. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1188. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1189. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1190. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1191. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1192. *
  1193. * (*) value not defined in all devices.
  1194. * @retval None
  1195. */
  1196. __STATIC_INLINE void LL_AHB2_GRP1_ReleaseReset(uint32_t Periphs)
  1197. {
  1198. CLEAR_BIT(RCC->AHB2RSTR, Periphs);
  1199. }
  1200. /**
  1201. * @brief Enable AHB2 peripherals clock during Low Power (Sleep) mode.
  1202. * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_EnableClockSleep\n
  1203. * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
  1204. * AHB2LPENR HASHLPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
  1205. * AHB2LPENR RNGLPEN LL_AHB2_GRP1_EnableClockSleep\n
  1206. * AHB2LPENR SDMMC2LPEN LL_AHB2_GRP1_EnableClockSleep\n
  1207. * AHB2LPENR BDMA1LPEN LL_AHB2_GRP1_EnableClockSleep\n (*)
  1208. * AHB2LPENR FMACLPEN LL_AHB2_GRP1_EnableClockSleep\n
  1209. * AHB2LPENR CORDICLPEN LL_AHB2_GRP1_EnableClockSleep\n
  1210. * AHB2LPENR D2SRAM1LPEN LL_AHB2_GRP1_EnableClockSleep\n
  1211. * AHB2LPENR D2SRAM2LPEN LL_AHB2_GRP1_EnableClockSleep\n
  1212. * AHB2LPENR D2SRAM3LPEN LL_AHB2_GRP1_EnableClockSleep (*)
  1213. * @param Periphs This parameter can be a combination of the following values:
  1214. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1215. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1216. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1217. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1218. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1219. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1220. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1221. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1222. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  1223. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  1224. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  1225. *
  1226. * (*) value not defined in all devices.
  1227. * @retval None
  1228. */
  1229. __STATIC_INLINE void LL_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
  1230. {
  1231. __IO uint32_t tmpreg;
  1232. SET_BIT(RCC->AHB2LPENR, Periphs);
  1233. /* Delay after an RCC peripheral clock enabling */
  1234. tmpreg = READ_BIT(RCC->AHB2LPENR, Periphs);
  1235. (void)tmpreg;
  1236. }
  1237. /**
  1238. * @brief Disable AHB2 peripherals clock during Low Power (Sleep) mode.
  1239. * @rmtoll AHB2LPENR DCMILPEN LL_AHB2_GRP1_DisableClockSleep\n
  1240. * AHB2LPENR CRYPLPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
  1241. * AHB2LPENR HASHLPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
  1242. * AHB2LPENR RNGLPEN LL_AHB2_GRP1_DisableClockSleep\n
  1243. * AHB2LPENR SDMMC2LPEN LL_AHB2_GRP1_DisableClockSleep\n
  1244. * AHB2LPENR BDMA1LPEN LL_AHB2_GRP1_DisableClockSleep\n (*)
  1245. * AHB2LPENR D2SRAM1LPEN LL_AHB2_GRP1_DisableClockSleep\n
  1246. * AHB2LPENR D2SRAM2LPEN LL_AHB2_GRP1_DisableClockSleep\n
  1247. * AHB2LPENR D2SRAM3LPEN LL_AHB2_GRP1_DisableClockSleep (*)
  1248. * @param Periphs This parameter can be a combination of the following values:
  1249. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  1250. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  1251. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  1252. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  1253. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  1254. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  1255. * @arg @ref LL_AHB2_GRP1_PERIPH_FMAC (*)
  1256. * @arg @ref LL_AHB2_GRP1_PERIPH_CORDIC (*)
  1257. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  1258. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  1259. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  1260. *
  1261. * (*) value not defined in all devices.
  1262. * @retval None
  1263. */
  1264. __STATIC_INLINE void LL_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
  1265. {
  1266. CLEAR_BIT(RCC->AHB2LPENR, Periphs);
  1267. }
  1268. /**
  1269. * @}
  1270. */
  1271. /** @defgroup BUS_LL_EF_AHB4 AHB4
  1272. * @{
  1273. */
  1274. /**
  1275. * @brief Enable AHB4 peripherals clock.
  1276. * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_EnableClock\n
  1277. * AHB4ENR GPIOBEN LL_AHB4_GRP1_EnableClock\n
  1278. * AHB4ENR GPIOCEN LL_AHB4_GRP1_EnableClock\n
  1279. * AHB4ENR GPIODEN LL_AHB4_GRP1_EnableClock\n
  1280. * AHB4ENR GPIOEEN LL_AHB4_GRP1_EnableClock\n
  1281. * AHB4ENR GPIOFEN LL_AHB4_GRP1_EnableClock\n
  1282. * AHB4ENR GPIOGEN LL_AHB4_GRP1_EnableClock\n
  1283. * AHB4ENR GPIOHEN LL_AHB4_GRP1_EnableClock\n
  1284. * AHB4ENR GPIOIEN LL_AHB4_GRP1_EnableClock\n (*)
  1285. * AHB4ENR GPIOJEN LL_AHB4_GRP1_EnableClock\n
  1286. * AHB4ENR GPIOKEN LL_AHB4_GRP1_EnableClock\n
  1287. * AHB4ENR CRCEN LL_AHB4_GRP1_EnableClock\n (*)
  1288. * AHB4ENR BDMAEN LL_AHB4_GRP1_EnableClock\n
  1289. * AHB4ENR ADC3EN LL_AHB4_GRP1_EnableClock\n (*)
  1290. * AHB4ENR HSEMEN LL_AHB4_GRP1_EnableClock\n (*)
  1291. * AHB4ENR BKPRAMEN LL_AHB4_GRP1_EnableClock\n
  1292. * AHB4ENR SRAM4EN LL_AHB4_GRP1_EnableClock
  1293. * @param Periphs This parameter can be a combination of the following values:
  1294. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1295. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1296. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1297. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1298. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1299. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1300. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1301. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1302. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1303. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1304. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1305. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1306. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1307. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1308. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  1309. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  1310. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  1311. *
  1312. * (*) value not defined in all devices.
  1313. * @retval None
  1314. */
  1315. __STATIC_INLINE void LL_AHB4_GRP1_EnableClock(uint32_t Periphs)
  1316. {
  1317. __IO uint32_t tmpreg;
  1318. SET_BIT(RCC->AHB4ENR, Periphs);
  1319. /* Delay after an RCC peripheral clock enabling */
  1320. tmpreg = READ_BIT(RCC->AHB4ENR, Periphs);
  1321. (void)tmpreg;
  1322. }
  1323. /**
  1324. * @brief Check if AHB4 peripheral clock is enabled or not
  1325. * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_IsEnabledClock\n
  1326. * AHB4ENR GPIOBEN LL_AHB4_GRP1_IsEnabledClock\n
  1327. * AHB4ENR GPIOCEN LL_AHB4_GRP1_IsEnabledClock\n
  1328. * AHB4ENR GPIODEN LL_AHB4_GRP1_IsEnabledClock\n
  1329. * AHB4ENR GPIOEEN LL_AHB4_GRP1_IsEnabledClock\n
  1330. * AHB4ENR GPIOFEN LL_AHB4_GRP1_IsEnabledClock\n
  1331. * AHB4ENR GPIOGEN LL_AHB4_GRP1_IsEnabledClock\n
  1332. * AHB4ENR GPIOHEN LL_AHB4_GRP1_IsEnabledClock\n
  1333. * AHB4ENR GPIOIEN LL_AHB4_GRP1_IsEnabledClock\n (*)
  1334. * AHB4ENR GPIOJEN LL_AHB4_GRP1_IsEnabledClock\n
  1335. * AHB4ENR GPIOKEN LL_AHB4_GRP1_IsEnabledClock\n
  1336. * AHB4ENR CRCEN LL_AHB4_GRP1_IsEnabledClock\n (*)
  1337. * AHB4ENR BDMAEN LL_AHB4_GRP1_IsEnabledClock\n
  1338. * AHB4ENR ADC3EN LL_AHB4_GRP1_IsEnabledClock\n (*)
  1339. * AHB4ENR HSEMEN LL_AHB4_GRP1_IsEnabledClock\n (*)
  1340. * AHB4ENR BKPRAMEN LL_AHB4_GRP1_IsEnabledClock\n
  1341. * AHB4ENR SRAM4EN LL_AHB4_GRP1_IsEnabledClock
  1342. * @param Periphs This parameter can be a combination of the following values:
  1343. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1344. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1345. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1346. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1347. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1348. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1349. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1350. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1351. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1352. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1353. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1354. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1355. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1356. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1357. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  1358. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  1359. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  1360. *
  1361. * (*) value not defined in all devices.
  1362. * @retval uint32_t
  1363. */
  1364. __STATIC_INLINE uint32_t LL_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
  1365. {
  1366. return ((READ_BIT(RCC->AHB4ENR, Periphs) == Periphs)?1U:0U);
  1367. }
  1368. /**
  1369. * @brief Disable AHB4 peripherals clock.
  1370. * @rmtoll AHB4ENR GPIOAEN LL_AHB4_GRP1_DisableClock\n
  1371. * AHB4ENR GPIOBEN LL_AHB4_GRP1_DisableClock\n
  1372. * AHB4ENR GPIOCEN LL_AHB4_GRP1_DisableClock\n
  1373. * AHB4ENR GPIODEN LL_AHB4_GRP1_DisableClock\n
  1374. * AHB4ENR GPIOEEN LL_AHB4_GRP1_DisableClock\n
  1375. * AHB4ENR GPIOFEN LL_AHB4_GRP1_DisableClock\n
  1376. * AHB4ENR GPIOGEN LL_AHB4_GRP1_DisableClock\n
  1377. * AHB4ENR GPIOHEN LL_AHB4_GRP1_DisableClock\n
  1378. * AHB4ENR GPIOIEN LL_AHB4_GRP1_DisableClock\n (*)
  1379. * AHB4ENR GPIOJEN LL_AHB4_GRP1_DisableClock\n
  1380. * AHB4ENR GPIOKEN LL_AHB4_GRP1_DisableClock\n
  1381. * AHB4ENR CRCEN LL_AHB4_GRP1_DisableClock\n (*)
  1382. * AHB4ENR BDMAEN LL_AHB4_GRP1_DisableClock\n
  1383. * AHB4ENR ADC3EN LL_AHB4_GRP1_DisableClock\n (*)
  1384. * AHB4ENR HSEMEN LL_AHB4_GRP1_DisableClock\n (*)
  1385. * AHB4ENR BKPRAMEN LL_AHB4_GRP1_DisableClock\n
  1386. * AHB4ENR SRAM4EN LL_AHB4_GRP1_DisableClock
  1387. * @param Periphs This parameter can be a combination of the following values:
  1388. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1389. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1390. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1391. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1392. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1393. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1394. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1395. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1396. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1397. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1398. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1399. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1400. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1401. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1402. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  1403. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  1404. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  1405. *
  1406. * (*) value not defined in all devices.
  1407. * @retval None
  1408. */
  1409. __STATIC_INLINE void LL_AHB4_GRP1_DisableClock(uint32_t Periphs)
  1410. {
  1411. CLEAR_BIT(RCC->AHB4ENR, Periphs);
  1412. }
  1413. /**
  1414. * @brief Force AHB4 peripherals reset.
  1415. * @rmtoll AHB4RSTR GPIOARST LL_AHB4_GRP1_ForceReset\n
  1416. * AHB4RSTR GPIOBRST LL_AHB4_GRP1_ForceReset\n
  1417. * AHB4RSTR GPIOCRST LL_AHB4_GRP1_ForceReset\n
  1418. * AHB4RSTR GPIODRST LL_AHB4_GRP1_ForceReset\n
  1419. * AHB4RSTR GPIOERST LL_AHB4_GRP1_ForceReset\n
  1420. * AHB4RSTR GPIOFRST LL_AHB4_GRP1_ForceReset\n
  1421. * AHB4RSTR GPIOGRST LL_AHB4_GRP1_ForceReset\n
  1422. * AHB4RSTR GPIOHRST LL_AHB4_GRP1_ForceReset\n
  1423. * AHB4RSTR GPIOIRST LL_AHB4_GRP1_ForceReset\n (*)
  1424. * AHB4RSTR GPIOJRST LL_AHB4_GRP1_ForceReset\n
  1425. * AHB4RSTR GPIOKRST LL_AHB4_GRP1_ForceReset\n
  1426. * AHB4RSTR CRCRST LL_AHB4_GRP1_ForceReset\n (*)
  1427. * AHB4RSTR BDMARST LL_AHB4_GRP1_ForceReset\n
  1428. * AHB4RSTR ADC3RST LL_AHB4_GRP1_ForceReset\n (*)
  1429. * AHB4RSTR HSEMRST LL_AHB4_GRP1_ForceReset (*)
  1430. * @param Periphs This parameter can be a combination of the following values:
  1431. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1432. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1433. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1434. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1435. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1436. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1437. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1438. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1439. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1440. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1441. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1442. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1443. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1444. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1445. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  1446. *
  1447. * (*) value not defined in all devices.
  1448. * @retval None
  1449. */
  1450. __STATIC_INLINE void LL_AHB4_GRP1_ForceReset(uint32_t Periphs)
  1451. {
  1452. SET_BIT(RCC->AHB4RSTR, Periphs);
  1453. }
  1454. /**
  1455. * @brief Release AHB4 peripherals reset.
  1456. * @rmtoll AHB4RSTR GPIOARST LL_AHB4_GRP1_ReleaseReset\n
  1457. * AHB4RSTR GPIOBRST LL_AHB4_GRP1_ReleaseReset\n
  1458. * AHB4RSTR GPIOCRST LL_AHB4_GRP1_ReleaseReset\n
  1459. * AHB4RSTR GPIODRST LL_AHB4_GRP1_ReleaseReset\n
  1460. * AHB4RSTR GPIOERST LL_AHB4_GRP1_ReleaseReset\n
  1461. * AHB4RSTR GPIOFRST LL_AHB4_GRP1_ReleaseReset\n
  1462. * AHB4RSTR GPIOGRST LL_AHB4_GRP1_ReleaseReset\n
  1463. * AHB4RSTR GPIOHRST LL_AHB4_GRP1_ReleaseReset\n
  1464. * AHB4RSTR GPIOIRST LL_AHB4_GRP1_ReleaseReset\n (*)
  1465. * AHB4RSTR GPIOJRST LL_AHB4_GRP1_ReleaseReset\n
  1466. * AHB4RSTR GPIOKRST LL_AHB4_GRP1_ReleaseReset\n
  1467. * AHB4RSTR CRCRST LL_AHB4_GRP1_ReleaseReset\n (*)
  1468. * AHB4RSTR BDMARST LL_AHB4_GRP1_ReleaseReset\n
  1469. * AHB4RSTR ADC3RST LL_AHB4_GRP1_ReleaseReset\n (*)
  1470. * AHB4RSTR HSEMRST LL_AHB4_GRP1_ReleaseReset (*)
  1471. * @param Periphs This parameter can be a combination of the following values:
  1472. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1473. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1474. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1475. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1476. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1477. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1478. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1479. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1480. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1481. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1482. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1483. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1484. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1485. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1486. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  1487. *
  1488. * (*) value not defined in all devices.
  1489. * @retval None
  1490. */
  1491. __STATIC_INLINE void LL_AHB4_GRP1_ReleaseReset(uint32_t Periphs)
  1492. {
  1493. CLEAR_BIT(RCC->AHB4RSTR, Periphs);
  1494. }
  1495. /**
  1496. * @brief Enable AHB4 peripherals clock during Low Power (Sleep) mode.
  1497. * @rmtoll AHB4LPENR GPIOALPEN LL_AHB4_GRP1_EnableClockSleep\n
  1498. * AHB4LPENR GPIOBLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1499. * AHB4LPENR GPIOCLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1500. * AHB4LPENR GPIODLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1501. * AHB4LPENR GPIOELPEN LL_AHB4_GRP1_EnableClockSleep\n
  1502. * AHB4LPENR GPIOFLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1503. * AHB4LPENR GPIOGLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1504. * AHB4LPENR GPIOHLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1505. * AHB4LPENR GPIOILPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
  1506. * AHB4LPENR GPIOJLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1507. * AHB4LPENR GPIOKLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1508. * AHB4LPENR CRCLPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
  1509. * AHB4LPENR BDMALPEN LL_AHB4_GRP1_EnableClockSleep\n
  1510. * AHB4LPENR ADC3LPEN LL_AHB4_GRP1_EnableClockSleep\n (*)
  1511. * AHB4LPENR BKPRAMLPEN LL_AHB4_GRP1_EnableClockSleep\n
  1512. * AHB4LPENR SRAM4LPEN LL_AHB4_GRP1_EnableClockSleep
  1513. * @param Periphs This parameter can be a combination of the following values:
  1514. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1515. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1516. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1517. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1518. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1519. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1520. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1521. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1522. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1523. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1524. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1525. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1526. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1527. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1528. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  1529. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  1530. * @retval None
  1531. */
  1532. __STATIC_INLINE void LL_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
  1533. {
  1534. __IO uint32_t tmpreg;
  1535. SET_BIT(RCC->AHB4LPENR, Periphs);
  1536. /* Delay after an RCC peripheral clock enabling */
  1537. tmpreg = READ_BIT(RCC->AHB4LPENR, Periphs);
  1538. (void)tmpreg;
  1539. }
  1540. /**
  1541. * @brief Disable AHB4 peripherals clock during Low Power (Sleep) mode.
  1542. * @rmtoll AHB4LPENR GPIOALPEN LL_AHB4_GRP1_DisableClockSleep\n
  1543. * AHB4LPENR GPIOBLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1544. * AHB4LPENR GPIOCLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1545. * AHB4LPENR GPIODLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1546. * AHB4LPENR GPIOELPEN LL_AHB4_GRP1_DisableClockSleep\n
  1547. * AHB4LPENR GPIOFLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1548. * AHB4LPENR GPIOGLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1549. * AHB4LPENR GPIOHLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1550. * AHB4LPENR GPIOILPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
  1551. * AHB4LPENR GPIOJLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1552. * AHB4LPENR GPIOKLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1553. * AHB4LPENR CRCLPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
  1554. * AHB4LPENR BDMALPEN LL_AHB4_GRP1_DisableClockSleep\n
  1555. * AHB4LPENR ADC3LPEN LL_AHB4_GRP1_DisableClockSleep\n (*)
  1556. * AHB4LPENR BKPRAMLPEN LL_AHB4_GRP1_DisableClockSleep\n
  1557. * AHB4LPENR SRAM4LPEN LL_AHB4_GRP1_DisableClockSleep
  1558. * @param Periphs This parameter can be a combination of the following values:
  1559. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  1560. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  1561. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  1562. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  1563. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  1564. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  1565. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  1566. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  1567. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  1568. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  1569. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  1570. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  1571. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  1572. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  1573. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  1574. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  1575. * @retval None
  1576. */
  1577. __STATIC_INLINE void LL_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
  1578. {
  1579. CLEAR_BIT(RCC->AHB4LPENR, Periphs);
  1580. }
  1581. /**
  1582. * @}
  1583. */
  1584. /** @defgroup BUS_LL_EF_APB3 APB3
  1585. * @{
  1586. */
  1587. /**
  1588. * @brief Enable APB3 peripherals clock.
  1589. * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_EnableClock\n (*)
  1590. * APB3ENR DSIEN LL_APB3_GRP1_EnableClock\n (*)
  1591. * APB3ENR WWDG1EN LL_APB3_GRP1_EnableClock
  1592. * @param Periphs This parameter can be a combination of the following values:
  1593. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1594. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1595. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  1596. *
  1597. * (*) value not defined in all devices.
  1598. * @retval None
  1599. */
  1600. __STATIC_INLINE void LL_APB3_GRP1_EnableClock(uint32_t Periphs)
  1601. {
  1602. __IO uint32_t tmpreg;
  1603. SET_BIT(RCC->APB3ENR, Periphs);
  1604. /* Delay after an RCC peripheral clock enabling */
  1605. tmpreg = READ_BIT(RCC->APB3ENR, Periphs);
  1606. (void)tmpreg;
  1607. }
  1608. /**
  1609. * @brief Check if APB3 peripheral clock is enabled or not
  1610. * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_IsEnabledClock\n (*)
  1611. * APB3ENR DSIEN LL_APB3_GRP1_IsEnabledClock\n (*)
  1612. * APB3ENR WWDG1EN LL_APB3_GRP1_IsEnabledClock
  1613. * @param Periphs This parameter can be a combination of the following values:
  1614. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1615. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1616. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  1617. *
  1618. * (*) value not defined in all devices.
  1619. * @retval uint32_t
  1620. */
  1621. __STATIC_INLINE uint32_t LL_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
  1622. {
  1623. return ((READ_BIT(RCC->APB3ENR, Periphs) == Periphs)?1U:0U);
  1624. }
  1625. /**
  1626. * @brief Disable APB3 peripherals clock.
  1627. * @rmtoll APB3ENR LTDCEN LL_APB3_GRP1_DisableClock\n
  1628. * APB3ENR DSIEN LL_APB3_GRP1_DisableClock\n
  1629. * APB3ENR WWDG1EN LL_APB3_GRP1_DisableClock
  1630. * @param Periphs This parameter can be a combination of the following values:
  1631. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1632. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1633. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  1634. *
  1635. * (*) value not defined in all devices.
  1636. * @retval None
  1637. */
  1638. __STATIC_INLINE void LL_APB3_GRP1_DisableClock(uint32_t Periphs)
  1639. {
  1640. CLEAR_BIT(RCC->APB3ENR, Periphs);
  1641. }
  1642. /**
  1643. * @brief Force APB3 peripherals reset.
  1644. * @rmtoll APB3RSTR LTDCRST LL_APB3_GRP1_ForceReset\n (*)
  1645. * APB3RSTR DSIRST LL_APB3_GRP1_ForceReset (*)
  1646. * @param Periphs This parameter can be a combination of the following values:
  1647. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1648. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1649. *
  1650. * (*) value not defined in all devices.
  1651. * @retval None
  1652. */
  1653. __STATIC_INLINE void LL_APB3_GRP1_ForceReset(uint32_t Periphs)
  1654. {
  1655. SET_BIT(RCC->APB3RSTR, Periphs);
  1656. }
  1657. /**
  1658. * @brief Release APB3 peripherals reset.
  1659. * @rmtoll APB3RSTR LTDCRST LL_APB3_GRP1_ReleaseReset\n
  1660. * APB3RSTR DSIRST LL_APB3_GRP1_ReleaseReset
  1661. * @param Periphs This parameter can be a combination of the following values:
  1662. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1663. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1664. *
  1665. * (*) value not defined in all devices.
  1666. * @retval None
  1667. */
  1668. __STATIC_INLINE void LL_APB3_GRP1_ReleaseReset(uint32_t Periphs)
  1669. {
  1670. CLEAR_BIT(RCC->APB3RSTR, Periphs);
  1671. }
  1672. /**
  1673. * @brief Enable APB3 peripherals clock during Low Power (Sleep) mode.
  1674. * @rmtoll APB3LPENR LTDCLPEN LL_APB3_GRP1_EnableClockSleep\n (*)
  1675. * APB3LPENR DSILPEN LL_APB3_GRP1_EnableClockSleep\n (*)
  1676. * APB3LPENR WWDG1LPEN LL_APB3_GRP1_EnableClockSleep
  1677. * @param Periphs This parameter can be a combination of the following values:
  1678. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1679. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1680. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  1681. *
  1682. * (*) value not defined in all devices.
  1683. * @retval None
  1684. */
  1685. __STATIC_INLINE void LL_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
  1686. {
  1687. __IO uint32_t tmpreg;
  1688. SET_BIT(RCC->APB3LPENR, Periphs);
  1689. /* Delay after an RCC peripheral clock enabling */
  1690. tmpreg = READ_BIT(RCC->APB3LPENR, Periphs);
  1691. (void)tmpreg;
  1692. }
  1693. /**
  1694. * @brief Disable APB3 peripherals clock during Low Power (Sleep) mode.
  1695. * @rmtoll APB3LPENR LTDCLPEN LL_APB3_GRP1_DisableClockSleep\n (*)
  1696. * APB3LPENR DSILPEN LL_APB3_GRP1_DisableClockSleep\n (*)
  1697. * APB3LPENR WWDG1LPEN LL_APB3_GRP1_DisableClockSleep
  1698. * @param Periphs This parameter can be a combination of the following values:
  1699. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  1700. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  1701. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  1702. *
  1703. * (*) value not defined in all devices.
  1704. * @retval None
  1705. */
  1706. __STATIC_INLINE void LL_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
  1707. {
  1708. CLEAR_BIT(RCC->APB3LPENR, Periphs);
  1709. }
  1710. /**
  1711. * @}
  1712. */
  1713. /** @defgroup BUS_LL_EF_APB1 APB1
  1714. * @{
  1715. */
  1716. /**
  1717. * @brief Enable APB1 peripherals clock.
  1718. * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_EnableClock\n
  1719. * APB1LENR TIM3EN LL_APB1_GRP1_EnableClock\n
  1720. * APB1LENR TIM4EN LL_APB1_GRP1_EnableClock\n
  1721. * APB1LENR TIM5EN LL_APB1_GRP1_EnableClock\n
  1722. * APB1LENR TIM6EN LL_APB1_GRP1_EnableClock\n
  1723. * APB1LENR TIM7EN LL_APB1_GRP1_EnableClock\n
  1724. * APB1LENR TIM12EN LL_APB1_GRP1_EnableClock\n
  1725. * APB1LENR TIM13EN LL_APB1_GRP1_EnableClock\n
  1726. * APB1LENR TIM14EN LL_APB1_GRP1_EnableClock\n
  1727. * APB1LENR LPTIM1EN LL_APB1_GRP1_EnableClock\n
  1728. * APB1LENR WWDG2EN LL_APB1_GRP1_EnableClock\n (*)
  1729. * APB1LENR SPI2EN LL_APB1_GRP1_EnableClock\n
  1730. * APB1LENR SPI3EN LL_APB1_GRP1_EnableClock\n
  1731. * APB1LENR SPDIFRXEN LL_APB1_GRP1_EnableClock\n
  1732. * APB1LENR USART2EN LL_APB1_GRP1_EnableClock\n
  1733. * APB1LENR USART3EN LL_APB1_GRP1_EnableClock\n
  1734. * APB1LENR UART4EN LL_APB1_GRP1_EnableClock\n
  1735. * APB1LENR UART5EN LL_APB1_GRP1_EnableClock\n
  1736. * APB1LENR I2C1EN LL_APB1_GRP1_EnableClock\n
  1737. * APB1LENR I2C2EN LL_APB1_GRP1_EnableClock\n
  1738. * APB1LENR I2C3EN LL_APB1_GRP1_EnableClock\n
  1739. * APB1LENR I2C5EN LL_APB1_GRP1_EnableClock\n (*)
  1740. * APB1LENR CECEN LL_APB1_GRP1_EnableClock\n
  1741. * APB1LENR DAC12EN LL_APB1_GRP1_EnableClock\n
  1742. * APB1LENR UART7EN LL_APB1_GRP1_EnableClock\n
  1743. * APB1LENR UART8EN LL_APB1_GRP1_EnableClock
  1744. * @param Periphs This parameter can be a combination of the following values:
  1745. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  1746. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  1747. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  1748. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1749. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  1750. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  1751. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  1752. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  1753. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  1754. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  1755. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  1756. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  1757. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  1758. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  1759. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1760. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  1761. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  1762. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  1763. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1764. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1765. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  1766. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  1767. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  1768. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  1769. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  1770. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  1771. *
  1772. * (*) value not defined in all devices.
  1773. * @retval None
  1774. */
  1775. __STATIC_INLINE void LL_APB1_GRP1_EnableClock(uint32_t Periphs)
  1776. {
  1777. __IO uint32_t tmpreg;
  1778. SET_BIT(RCC->APB1LENR, Periphs);
  1779. /* Delay after an RCC peripheral clock enabling */
  1780. tmpreg = READ_BIT(RCC->APB1LENR, Periphs);
  1781. (void)tmpreg;
  1782. }
  1783. /**
  1784. * @brief Check if APB1 peripheral clock is enabled or not
  1785. * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_IsEnabledClock\n
  1786. * APB1LENR TIM3EN LL_APB1_GRP1_IsEnabledClock\n
  1787. * APB1LENR TIM4EN LL_APB1_GRP1_IsEnabledClock\n
  1788. * APB1LENR TIM5EN LL_APB1_GRP1_IsEnabledClock\n
  1789. * APB1LENR TIM6EN LL_APB1_GRP1_IsEnabledClock\n
  1790. * APB1LENR TIM7EN LL_APB1_GRP1_IsEnabledClock\n
  1791. * APB1LENR TIM12EN LL_APB1_GRP1_IsEnabledClock\n
  1792. * APB1LENR TIM13EN LL_APB1_GRP1_IsEnabledClock\n
  1793. * APB1LENR TIM14EN LL_APB1_GRP1_IsEnabledClock\n
  1794. * APB1LENR LPTIM1EN LL_APB1_GRP1_IsEnabledClock\n
  1795. * APB1LENR WWDG2EN LL_APB1_GRP1_IsEnabledClock\n (*)
  1796. * APB1LENR SPI2EN LL_APB1_GRP1_IsEnabledClock\n
  1797. * APB1LENR SPI3EN LL_APB1_GRP1_IsEnabledClock\n
  1798. * APB1LENR SPDIFRXEN LL_APB1_GRP1_IsEnabledClock\n
  1799. * APB1LENR USART2EN LL_APB1_GRP1_IsEnabledClock\n
  1800. * APB1LENR USART3EN LL_APB1_GRP1_IsEnabledClock\n
  1801. * APB1LENR UART4EN LL_APB1_GRP1_IsEnabledClock\n
  1802. * APB1LENR UART5EN LL_APB1_GRP1_IsEnabledClock\n
  1803. * APB1LENR I2C1EN LL_APB1_GRP1_IsEnabledClock\n
  1804. * APB1LENR I2C2EN LL_APB1_GRP1_IsEnabledClock\n
  1805. * APB1LENR I2C3EN LL_APB1_GRP1_IsEnabledClock\n
  1806. * APB1LENR I2C5EN LL_APB1_GRP1_IsEnabledClock\n (*)
  1807. * APB1LENR CECEN LL_APB1_GRP1_IsEnabledClock\n
  1808. * APB1LENR DAC12EN LL_APB1_GRP1_IsEnabledClock\n
  1809. * APB1LENR UART7EN LL_APB1_GRP1_IsEnabledClock\n
  1810. * APB1LENR UART8EN LL_APB1_GRP1_IsEnabledClock
  1811. * @param Periphs This parameter can be a combination of the following values:
  1812. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  1813. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  1814. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  1815. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1816. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  1817. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  1818. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  1819. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  1820. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  1821. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  1822. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  1823. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  1824. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  1825. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  1826. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1827. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  1828. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  1829. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  1830. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1831. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1832. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  1833. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  1834. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  1835. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  1836. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  1837. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  1838. *
  1839. * (*) value not defined in all devices.
  1840. * @retval uint32_t
  1841. */
  1842. __STATIC_INLINE uint32_t LL_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
  1843. {
  1844. return ((READ_BIT(RCC->APB1LENR, Periphs) == Periphs)?1U:0U);
  1845. }
  1846. /**
  1847. * @brief Disable APB1 peripherals clock.
  1848. * @rmtoll APB1LENR TIM2EN LL_APB1_GRP1_DisableClock\n
  1849. * APB1LENR TIM3EN LL_APB1_GRP1_DisableClock\n
  1850. * APB1LENR TIM4EN LL_APB1_GRP1_DisableClock\n
  1851. * APB1LENR TIM5EN LL_APB1_GRP1_DisableClock\n
  1852. * APB1LENR TIM6EN LL_APB1_GRP1_DisableClock\n
  1853. * APB1LENR TIM7EN LL_APB1_GRP1_DisableClock\n
  1854. * APB1LENR TIM12EN LL_APB1_GRP1_DisableClock\n
  1855. * APB1LENR TIM13EN LL_APB1_GRP1_DisableClock\n
  1856. * APB1LENR TIM14EN LL_APB1_GRP1_DisableClock\n
  1857. * APB1LENR LPTIM1EN LL_APB1_GRP1_DisableClock\n
  1858. * APB1LENR WWDG2EN LL_APB1_GRP1_DisableClock\n (*)
  1859. * APB1LENR SPI2EN LL_APB1_GRP1_DisableClock\n
  1860. * APB1LENR SPI3EN LL_APB1_GRP1_DisableClock\n
  1861. * APB1LENR SPDIFRXEN LL_APB1_GRP1_DisableClock\n
  1862. * APB1LENR USART2EN LL_APB1_GRP1_DisableClock\n
  1863. * APB1LENR USART3EN LL_APB1_GRP1_DisableClock\n
  1864. * APB1LENR UART4EN LL_APB1_GRP1_DisableClock\n
  1865. * APB1LENR UART5EN LL_APB1_GRP1_DisableClock\n
  1866. * APB1LENR I2C1EN LL_APB1_GRP1_DisableClock\n
  1867. * APB1LENR I2C2EN LL_APB1_GRP1_DisableClock\n
  1868. * APB1LENR I2C3EN LL_APB1_GRP1_DisableClock\n
  1869. * APB1LENR I2C5EN LL_APB1_GRP1_DisableClock\n (*)
  1870. * APB1LENR CECEN LL_APB1_GRP1_DisableClock\n
  1871. * APB1LENR DAC12EN LL_APB1_GRP1_DisableClock\n
  1872. * APB1LENR UART7EN LL_APB1_GRP1_DisableClock\n
  1873. * APB1LENR UART8EN LL_APB1_GRP1_DisableClock
  1874. * @param Periphs This parameter can be a combination of the following values:
  1875. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  1876. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  1877. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  1878. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1879. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  1880. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  1881. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  1882. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  1883. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  1884. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  1885. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  1886. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  1887. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  1888. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  1889. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1890. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  1891. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  1892. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  1893. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1894. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1895. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  1896. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  1897. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  1898. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  1899. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  1900. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  1901. *
  1902. * (*) value not defined in all devices.
  1903. * @retval None
  1904. */
  1905. __STATIC_INLINE void LL_APB1_GRP1_DisableClock(uint32_t Periphs)
  1906. {
  1907. CLEAR_BIT(RCC->APB1LENR, Periphs);
  1908. }
  1909. /**
  1910. * @brief Force APB1 peripherals reset.
  1911. * @rmtoll APB1LRSTR TIM2RST LL_APB1_GRP1_ForceReset\n
  1912. * APB1LRSTR TIM3RST LL_APB1_GRP1_ForceReset\n
  1913. * APB1LRSTR TIM4RST LL_APB1_GRP1_ForceReset\n
  1914. * APB1LRSTR TIM5RST LL_APB1_GRP1_ForceReset\n
  1915. * APB1LRSTR TIM6RST LL_APB1_GRP1_ForceReset\n
  1916. * APB1LRSTR TIM7RST LL_APB1_GRP1_ForceReset\n
  1917. * APB1LRSTR TIM12RST LL_APB1_GRP1_ForceReset\n
  1918. * APB1LRSTR TIM13RST LL_APB1_GRP1_ForceReset\n
  1919. * APB1LRSTR TIM14RST LL_APB1_GRP1_ForceReset\n
  1920. * APB1LRSTR LPTIM1RST LL_APB1_GRP1_ForceReset\n
  1921. * APB1LRSTR SPI2RST LL_APB1_GRP1_ForceReset\n
  1922. * APB1LRSTR SPI3RST LL_APB1_GRP1_ForceReset\n
  1923. * APB1LRSTR SPDIFRXRST LL_APB1_GRP1_ForceReset\n
  1924. * APB1LRSTR USART2RST LL_APB1_GRP1_ForceReset\n
  1925. * APB1LRSTR USART3RST LL_APB1_GRP1_ForceReset\n
  1926. * APB1LRSTR UART4RST LL_APB1_GRP1_ForceReset\n
  1927. * APB1LRSTR UART5RST LL_APB1_GRP1_ForceReset\n
  1928. * APB1LRSTR I2C1RST LL_APB1_GRP1_ForceReset\n
  1929. * APB1LRSTR I2C2RST LL_APB1_GRP1_ForceReset\n
  1930. * APB1LRSTR I2C3RST LL_APB1_GRP1_ForceReset\n
  1931. * APB1LRSTR I2C5RST LL_APB1_GRP5_ForceReset\n (*)
  1932. * APB1LRSTR CECRST LL_APB1_GRP1_ForceReset\n
  1933. * APB1LRSTR DAC12RST LL_APB1_GRP1_ForceReset\n
  1934. * APB1LRSTR UART7RST LL_APB1_GRP1_ForceReset\n
  1935. * APB1LRSTR UART8RST LL_APB1_GRP1_ForceReset
  1936. * @param Periphs This parameter can be a combination of the following values:
  1937. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  1938. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  1939. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  1940. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  1941. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  1942. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  1943. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  1944. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  1945. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  1946. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  1947. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  1948. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  1949. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  1950. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  1951. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  1952. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  1953. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  1954. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  1955. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  1956. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  1957. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  1958. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  1959. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  1960. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  1961. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  1962. *
  1963. * (*) value not defined in all devices.
  1964. * @retval None
  1965. */
  1966. __STATIC_INLINE void LL_APB1_GRP1_ForceReset(uint32_t Periphs)
  1967. {
  1968. SET_BIT(RCC->APB1LRSTR, Periphs);
  1969. }
  1970. /**
  1971. * @brief Release APB1 peripherals reset.
  1972. * @rmtoll APB1LRSTR TIM2RST LL_APB1_GRP1_ReleaseReset\n
  1973. * APB1LRSTR TIM3RST LL_APB1_GRP1_ReleaseReset\n
  1974. * APB1LRSTR TIM4RST LL_APB1_GRP1_ReleaseReset\n
  1975. * APB1LRSTR TIM5RST LL_APB1_GRP1_ReleaseReset\n
  1976. * APB1LRSTR TIM6RST LL_APB1_GRP1_ReleaseReset\n
  1977. * APB1LRSTR TIM7RST LL_APB1_GRP1_ReleaseReset\n
  1978. * APB1LRSTR TIM12RST LL_APB1_GRP1_ReleaseReset\n
  1979. * APB1LRSTR TIM13RST LL_APB1_GRP1_ReleaseReset\n
  1980. * APB1LRSTR TIM14RST LL_APB1_GRP1_ReleaseReset\n
  1981. * APB1LRSTR LPTIM1RST LL_APB1_GRP1_ReleaseReset\n
  1982. * APB1LRSTR SPI2RST LL_APB1_GRP1_ReleaseReset\n
  1983. * APB1LRSTR SPI3RST LL_APB1_GRP1_ReleaseReset\n
  1984. * APB1LRSTR SPDIFRXRST LL_APB1_GRP1_ReleaseReset\n
  1985. * APB1LRSTR USART2RST LL_APB1_GRP1_ReleaseReset\n
  1986. * APB1LRSTR USART3RST LL_APB1_GRP1_ReleaseReset\n
  1987. * APB1LRSTR UART4RST LL_APB1_GRP1_ReleaseReset\n
  1988. * APB1LRSTR UART5RST LL_APB1_GRP1_ReleaseReset\n
  1989. * APB1LRSTR I2C1RST LL_APB1_GRP1_ReleaseReset\n
  1990. * APB1LRSTR I2C2RST LL_APB1_GRP1_ReleaseReset\n
  1991. * APB1LRSTR I2C3RST LL_APB1_GRP1_ReleaseReset\n
  1992. * APB1LRSTR I2C5RST LL_APB1_GRP1_ReleaseReset\n (*)
  1993. * APB1LRSTR CECRST LL_APB1_GRP1_ReleaseReset\n
  1994. * APB1LRSTR DAC12RST LL_APB1_GRP1_ReleaseReset\n
  1995. * APB1LRSTR UART7RST LL_APB1_GRP1_ReleaseReset\n
  1996. * APB1LRSTR UART8RST LL_APB1_GRP1_ReleaseReset
  1997. * @param Periphs This parameter can be a combination of the following values:
  1998. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  1999. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  2000. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  2001. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  2002. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  2003. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  2004. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  2005. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  2006. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  2007. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  2008. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  2009. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  2010. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  2011. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  2012. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  2013. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  2014. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  2015. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  2016. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  2017. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  2018. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  2019. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  2020. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  2021. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  2022. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  2023. *
  2024. * (*) value not defined in all devices.
  2025. * @retval None
  2026. */
  2027. __STATIC_INLINE void LL_APB1_GRP1_ReleaseReset(uint32_t Periphs)
  2028. {
  2029. CLEAR_BIT(RCC->APB1LRSTR, Periphs);
  2030. }
  2031. /**
  2032. * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
  2033. * @rmtoll APB1LLPENR TIM2LPEN LL_APB1_GRP1_EnableClockSleep\n
  2034. * APB1LLPENR TIM3LPEN LL_APB1_GRP1_EnableClockSleep\n
  2035. * APB1LLPENR TIM4LPEN LL_APB1_GRP1_EnableClockSleep\n
  2036. * APB1LLPENR TIM5LPEN LL_APB1_GRP1_EnableClockSleep\n
  2037. * APB1LLPENR TIM6LPEN LL_APB1_GRP1_EnableClockSleep\n
  2038. * APB1LLPENR TIM7LPEN LL_APB1_GRP1_EnableClockSleep\n
  2039. * APB1LLPENR TIM12LPEN LL_APB1_GRP1_EnableClockSleep\n
  2040. * APB1LLPENR TIM13LPEN LL_APB1_GRP1_EnableClockSleep\n
  2041. * APB1LLPENR TIM14LPEN LL_APB1_GRP1_EnableClockSleep\n
  2042. * APB1LLPENR LPTIM1LPEN LL_APB1_GRP1_EnableClockSleep\n
  2043. * APB1LLPENR WWDG2LPEN LL_APB1_GRP1_EnableClockSleep\n (*)
  2044. * APB1LLPENR SPI2LPEN LL_APB1_GRP1_EnableClockSleep\n
  2045. * APB1LLPENR SPI3LPEN LL_APB1_GRP1_EnableClockSleep\n
  2046. * APB1LLPENR SPDIFRXLPEN LL_APB1_GRP1_EnableClockSleep\n
  2047. * APB1LLPENR USART2LPEN LL_APB1_GRP1_EnableClockSleep\n
  2048. * APB1LLPENR USART3LPEN LL_APB1_GRP1_EnableClockSleep\n
  2049. * APB1LLPENR UART4LPEN LL_APB1_GRP1_EnableClockSleep\n
  2050. * APB1LLPENR UART5LPEN LL_APB1_GRP1_EnableClockSleep\n
  2051. * APB1LLPENR I2C1LPEN LL_APB1_GRP1_EnableClockSleep\n
  2052. * APB1LLPENR I2C2LPEN LL_APB1_GRP1_EnableClockSleep\n
  2053. * APB1LLPENR I2C3LPEN LL_APB1_GRP1_EnableClockSleep\n
  2054. * APB1LLPENR I2C5LPEN LL_APB1_GRP1_EnableClockSleep\n (*)
  2055. * APB1LLPENR CECLPEN LL_APB1_GRP1_EnableClockSleep\n
  2056. * APB1LLPENR DAC12LPEN LL_APB1_GRP1_EnableClockSleep\n
  2057. * APB1LLPENR UART7LPEN LL_APB1_GRP1_EnableClockSleep\n
  2058. * APB1LLPENR UART8LPEN LL_APB1_GRP1_EnableClockSleep
  2059. * @param Periphs This parameter can be a combination of the following values:
  2060. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  2061. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  2062. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  2063. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  2064. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  2065. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  2066. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  2067. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  2068. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  2069. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  2070. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  2071. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  2072. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  2073. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  2074. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  2075. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  2076. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  2077. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  2078. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  2079. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  2080. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  2081. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  2082. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  2083. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  2084. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  2085. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  2086. *
  2087. * (*) value not defined in all devices.
  2088. * @retval None
  2089. */
  2090. __STATIC_INLINE void LL_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
  2091. {
  2092. __IO uint32_t tmpreg;
  2093. SET_BIT(RCC->APB1LLPENR, Periphs);
  2094. /* Delay after an RCC peripheral clock enabling */
  2095. tmpreg = READ_BIT(RCC->APB1LLPENR, Periphs);
  2096. (void)tmpreg;
  2097. }
  2098. /**
  2099. * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
  2100. * @rmtoll APB1LLPENR TIM2LPEN LL_APB1_GRP1_DisableClockSleep\n
  2101. * APB1LLPENR TIM3LPEN LL_APB1_GRP1_DisableClockSleep\n
  2102. * APB1LLPENR TIM4LPEN LL_APB1_GRP1_DisableClockSleep\n
  2103. * APB1LLPENR TIM5LPEN LL_APB1_GRP1_DisableClockSleep\n
  2104. * APB1LLPENR TIM6LPEN LL_APB1_GRP1_DisableClockSleep\n
  2105. * APB1LLPENR TIM7LPEN LL_APB1_GRP1_DisableClockSleep\n
  2106. * APB1LLPENR TIM12LPEN LL_APB1_GRP1_DisableClockSleep\n
  2107. * APB1LLPENR TIM13LPEN LL_APB1_GRP1_DisableClockSleep\n
  2108. * APB1LLPENR TIM14LPEN LL_APB1_GRP1_DisableClockSleep\n
  2109. * APB1LLPENR LPTIM1LPEN LL_APB1_GRP1_DisableClockSleep\n
  2110. * APB1LLPENR WWDG2LPEN LL_APB1_GRP1_DisableClockSleep\n (*)
  2111. * APB1LLPENR SPI2LPEN LL_APB1_GRP1_DisableClockSleep\n
  2112. * APB1LLPENR SPI3LPEN LL_APB1_GRP1_DisableClockSleep\n
  2113. * APB1LLPENR SPDIFRXLPEN LL_APB1_GRP1_DisableClockSleep\n
  2114. * APB1LLPENR USART2LPEN LL_APB1_GRP1_DisableClockSleep\n
  2115. * APB1LLPENR USART3LPEN LL_APB1_GRP1_DisableClockSleep\n
  2116. * APB1LLPENR UART4LPEN LL_APB1_GRP1_DisableClockSleep\n
  2117. * APB1LLPENR UART5LPEN LL_APB1_GRP1_DisableClockSleep\n
  2118. * APB1LLPENR I2C1LPEN LL_APB1_GRP1_DisableClockSleep\n
  2119. * APB1LLPENR I2C2LPEN LL_APB1_GRP1_DisableClockSleep\n
  2120. * APB1LLPENR I2C3LPEN LL_APB1_GRP1_DisableClockSleep\n
  2121. * APB1LLPENR I2C5LPEN LL_APB1_GRP1_DisableClockSleep\n (*)
  2122. * APB1LLPENR CECLPEN LL_APB1_GRP1_DisableClockSleep\n
  2123. * APB1LLPENR DAC12LPEN LL_APB1_GRP1_DisableClockSleep\n
  2124. * APB1LLPENR UART7LPEN LL_APB1_GRP1_DisableClockSleep\n
  2125. * APB1LLPENR UART8LPEN LL_APB1_GRP1_DisableClockSleep
  2126. * @param Periphs This parameter can be a combination of the following values:
  2127. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  2128. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  2129. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  2130. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  2131. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  2132. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  2133. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  2134. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  2135. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  2136. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  2137. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  2138. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  2139. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  2140. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  2141. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  2142. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  2143. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  2144. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  2145. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  2146. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  2147. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  2148. * @arg @ref LL_APB1_GRP1_PERIPH_I2C5 (*)
  2149. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  2150. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  2151. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  2152. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  2153. *
  2154. * (*) value not defined in all devices.
  2155. * @retval None
  2156. */
  2157. __STATIC_INLINE void LL_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
  2158. {
  2159. CLEAR_BIT(RCC->APB1LLPENR, Periphs);
  2160. }
  2161. /**
  2162. * @brief Enable APB1 peripherals clock.
  2163. * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_EnableClock\n
  2164. * APB1HENR SWPMIEN LL_APB1_GRP2_EnableClock\n
  2165. * APB1HENR OPAMPEN LL_APB1_GRP2_EnableClock\n
  2166. * APB1HENR MDIOSEN LL_APB1_GRP2_EnableClock\n
  2167. * APB1HENR FDCANEN LL_APB1_GRP2_EnableClock
  2168. * @param Periphs This parameter can be a combination of the following values:
  2169. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2170. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2171. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2172. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2173. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2174. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2175. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2176. *
  2177. * (*) value not defined in all devices.
  2178. * @retval None
  2179. */
  2180. __STATIC_INLINE void LL_APB1_GRP2_EnableClock(uint32_t Periphs)
  2181. {
  2182. __IO uint32_t tmpreg;
  2183. SET_BIT(RCC->APB1HENR, Periphs);
  2184. /* Delay after an RCC peripheral clock enabling */
  2185. tmpreg = READ_BIT(RCC->APB1HENR, Periphs);
  2186. (void)tmpreg;
  2187. }
  2188. /**
  2189. * @brief Check if APB1 peripheral clock is enabled or not
  2190. * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_IsEnabledClock\n
  2191. * APB1HENR SWPMIEN LL_APB1_GRP2_IsEnabledClock\n
  2192. * APB1HENR OPAMPEN LL_APB1_GRP2_IsEnabledClock\n
  2193. * APB1HENR MDIOSEN LL_APB1_GRP2_IsEnabledClock\n
  2194. * APB1HENR FDCANEN LL_APB1_GRP2_IsEnabledClock
  2195. * @param Periphs This parameter can be a combination of the following values:
  2196. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2197. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2198. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2199. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2200. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2201. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2202. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2203. *
  2204. * (*) value not defined in all devices.
  2205. * @retval uint32_t
  2206. */
  2207. __STATIC_INLINE uint32_t LL_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
  2208. {
  2209. return ((READ_BIT(RCC->APB1HENR, Periphs) == Periphs)?1U:0U);
  2210. }
  2211. /**
  2212. * @brief Disable APB1 peripherals clock.
  2213. * @rmtoll APB1HENR CRSEN LL_APB1_GRP2_DisableClock\n
  2214. * APB1HENR SWPMIEN LL_APB1_GRP2_DisableClock\n
  2215. * APB1HENR OPAMPEN LL_APB1_GRP2_DisableClock\n
  2216. * APB1HENR MDIOSEN LL_APB1_GRP2_DisableClock\n
  2217. * APB1HENR FDCANEN LL_APB1_GRP2_DisableClock
  2218. * @param Periphs This parameter can be a combination of the following values:
  2219. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2220. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2221. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2222. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2223. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2224. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2225. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2226. *
  2227. * (*) value not defined in all devices.
  2228. * @retval None
  2229. */
  2230. __STATIC_INLINE void LL_APB1_GRP2_DisableClock(uint32_t Periphs)
  2231. {
  2232. CLEAR_BIT(RCC->APB1HENR, Periphs);
  2233. }
  2234. /**
  2235. * @brief Force APB1 peripherals reset.
  2236. * @rmtoll APB1HRSTR CRSRST LL_APB1_GRP2_ForceReset\n
  2237. * APB1HRSTR SWPMIRST LL_APB1_GRP2_ForceReset\n
  2238. * APB1HRSTR OPAMPRST LL_APB1_GRP2_ForceReset\n
  2239. * APB1HRSTR MDIOSRST LL_APB1_GRP2_ForceReset\n
  2240. * APB1HRSTR FDCANRST LL_APB1_GRP2_ForceReset
  2241. * @param Periphs This parameter can be a combination of the following values:
  2242. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2243. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2244. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2245. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2246. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2247. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2248. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2249. *
  2250. * (*) value not defined in all devices.
  2251. * @retval None
  2252. */
  2253. __STATIC_INLINE void LL_APB1_GRP2_ForceReset(uint32_t Periphs)
  2254. {
  2255. SET_BIT(RCC->APB1HRSTR, Periphs);
  2256. }
  2257. /**
  2258. * @brief Release APB1 peripherals reset.
  2259. * @rmtoll APB1HRSTR CRSRST LL_APB1_GRP2_ReleaseReset\n
  2260. * APB1HRSTR SWPMIRST LL_APB1_GRP2_ReleaseReset\n
  2261. * APB1HRSTR OPAMPRST LL_APB1_GRP2_ReleaseReset\n
  2262. * APB1HRSTR MDIOSRST LL_APB1_GRP2_ReleaseReset\n
  2263. * APB1HRSTR FDCANRST LL_APB1_GRP2_ReleaseReset
  2264. * @param Periphs This parameter can be a combination of the following values:
  2265. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2266. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2267. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2268. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2269. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2270. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2271. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2272. *
  2273. * (*) value not defined in all devices.
  2274. * @retval None
  2275. */
  2276. __STATIC_INLINE void LL_APB1_GRP2_ReleaseReset(uint32_t Periphs)
  2277. {
  2278. CLEAR_BIT(RCC->APB1HRSTR, Periphs);
  2279. }
  2280. /**
  2281. * @brief Enable APB1 peripherals clock during Low Power (Sleep) mode.
  2282. * @rmtoll APB1HLPENR CRSLPEN LL_APB1_GRP2_EnableClockSleep\n
  2283. * APB1HLPENR SWPMILPEN LL_APB1_GRP2_EnableClockSleep\n
  2284. * APB1HLPENR OPAMPLPEN LL_APB1_GRP2_EnableClockSleep\n
  2285. * APB1HLPENR MDIOSLPEN LL_APB1_GRP2_EnableClockSleep\n
  2286. * APB1HLPENR FDCANLPEN LL_APB1_GRP2_EnableClockSleep
  2287. * @param Periphs This parameter can be a combination of the following values:
  2288. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2289. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2290. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2291. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2292. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2293. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2294. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2295. *
  2296. * (*) value not defined in all devices.
  2297. * @retval None
  2298. */
  2299. __STATIC_INLINE void LL_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
  2300. {
  2301. __IO uint32_t tmpreg;
  2302. SET_BIT(RCC->APB1HLPENR, Periphs);
  2303. /* Delay after an RCC peripheral clock enabling */
  2304. tmpreg = READ_BIT(RCC->APB1HLPENR, Periphs);
  2305. (void)tmpreg;
  2306. }
  2307. /**
  2308. * @brief Disable APB1 peripherals clock during Low Power (Sleep) mode.
  2309. * @rmtoll APB1HLPENR CRSLPEN LL_APB1_GRP2_DisableClockSleep\n
  2310. * APB1HLPENR SWPMILPEN LL_APB1_GRP2_DisableClockSleep\n
  2311. * APB1HLPENR OPAMPLPEN LL_APB1_GRP2_DisableClockSleep\n
  2312. * APB1HLPENR MDIOSLPEN LL_APB1_GRP2_DisableClockSleep\n
  2313. * APB1HLPENR FDCANLPEN LL_APB1_GRP2_DisableClockSleep
  2314. * @param Periphs This parameter can be a combination of the following values:
  2315. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  2316. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  2317. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  2318. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  2319. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  2320. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  2321. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  2322. *
  2323. * (*) value not defined in all devices.
  2324. * @retval None
  2325. */
  2326. __STATIC_INLINE void LL_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
  2327. {
  2328. CLEAR_BIT(RCC->APB1HLPENR, Periphs);
  2329. }
  2330. /**
  2331. * @}
  2332. */
  2333. /** @defgroup BUS_LL_EF_APB2 APB2
  2334. * @{
  2335. */
  2336. /**
  2337. * @brief Enable APB2 peripherals clock.
  2338. * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_EnableClock\n
  2339. * APB2ENR TIM8EN LL_APB2_GRP1_EnableClock\n
  2340. * APB2ENR USART1EN LL_APB2_GRP1_EnableClock\n
  2341. * APB2ENR USART6EN LL_APB2_GRP1_EnableClock\n
  2342. * APB2ENR UART9EN LL_APB2_GRP1_EnableClock\n (*)
  2343. * APB2ENR USART10EN LL_APB2_GRP1_EnableClock\n (*)
  2344. * APB2ENR SPI1EN LL_APB2_GRP1_EnableClock\n
  2345. * APB2ENR SPI4EN LL_APB2_GRP1_EnableClock\n
  2346. * APB2ENR TIM15EN LL_APB2_GRP1_EnableClock\n
  2347. * APB2ENR TIM16EN LL_APB2_GRP1_EnableClock\n
  2348. * APB2ENR TIM17EN LL_APB2_GRP1_EnableClock\n
  2349. * APB2ENR SPI5EN LL_APB2_GRP1_EnableClock\n
  2350. * APB2ENR SAI1EN LL_APB2_GRP1_EnableClock\n
  2351. * APB2ENR SAI2EN LL_APB2_GRP1_EnableClock\n
  2352. * APB2ENR SAI3EN LL_APB2_GRP1_EnableClock\n (*)
  2353. * APB2ENR DFSDM1EN LL_APB2_GRP1_EnableClock\n
  2354. * APB2ENR HRTIMEN LL_APB2_GRP1_EnableClock (*)
  2355. * @param Periphs This parameter can be a combination of the following values:
  2356. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2357. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2358. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2359. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2360. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2361. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2362. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2363. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2364. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2365. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2366. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2367. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2368. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2369. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2370. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2371. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2372. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2373. *
  2374. * (*) value not defined in all devices.
  2375. * @retval None
  2376. */
  2377. __STATIC_INLINE void LL_APB2_GRP1_EnableClock(uint32_t Periphs)
  2378. {
  2379. __IO uint32_t tmpreg;
  2380. SET_BIT(RCC->APB2ENR, Periphs);
  2381. /* Delay after an RCC peripheral clock enabling */
  2382. tmpreg = READ_BIT(RCC->APB2ENR, Periphs);
  2383. (void)tmpreg;
  2384. }
  2385. /**
  2386. * @brief Check if APB2 peripheral clock is enabled or not
  2387. * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_IsEnabledClock\n
  2388. * APB2ENR TIM8EN LL_APB2_GRP1_IsEnabledClock\n
  2389. * APB2ENR USART1EN LL_APB2_GRP1_IsEnabledClock\n
  2390. * APB2ENR USART6EN LL_APB2_GRP1_IsEnabledClock\n
  2391. * APB2ENR UART9EN LL_APB2_GRP1_IsEnabledClock\n (*)
  2392. * APB2ENR USART10EN LL_APB2_GRP1_IsEnabledClock\n (*)
  2393. * APB2ENR SPI1EN LL_APB2_GRP1_IsEnabledClock\n
  2394. * APB2ENR SPI4EN LL_APB2_GRP1_IsEnabledClock\n
  2395. * APB2ENR TIM15EN LL_APB2_GRP1_IsEnabledClock\n
  2396. * APB2ENR TIM16EN LL_APB2_GRP1_IsEnabledClock\n
  2397. * APB2ENR TIM17EN LL_APB2_GRP1_IsEnabledClock\n
  2398. * APB2ENR SPI5EN LL_APB2_GRP1_IsEnabledClock\n
  2399. * APB2ENR SAI1EN LL_APB2_GRP1_IsEnabledClock\n
  2400. * APB2ENR SAI2EN LL_APB2_GRP1_IsEnabledClock\n
  2401. * APB2ENR SAI3EN LL_APB2_GRP1_IsEnabledClock\n
  2402. * APB2ENR DFSDM1EN LL_APB2_GRP1_IsEnabledClock\n
  2403. * APB2ENR HRTIMEN LL_APB2_GRP1_IsEnabledClock
  2404. * @param Periphs This parameter can be a combination of the following values:
  2405. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2406. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2407. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2408. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2409. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2410. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2411. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2412. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2413. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2414. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2415. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2416. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2417. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2418. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2419. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2420. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2421. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2422. *
  2423. * (*) value not defined in all devices.
  2424. * @retval uint32_t
  2425. */
  2426. __STATIC_INLINE uint32_t LL_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
  2427. {
  2428. return ((READ_BIT(RCC->APB2ENR, Periphs) == Periphs)?1U:0U);
  2429. }
  2430. /**
  2431. * @brief Disable APB2 peripherals clock.
  2432. * @rmtoll APB2ENR TIM1EN LL_APB2_GRP1_DisableClock\n
  2433. * APB2ENR TIM8EN LL_APB2_GRP1_DisableClock\n
  2434. * APB2ENR USART1EN LL_APB2_GRP1_DisableClock\n
  2435. * APB2ENR USART6EN LL_APB2_GRP1_DisableClock\n
  2436. * APB2ENR UART9EN LL_APB2_GRP1_DisableClock\n (*)
  2437. * APB2ENR USART10EN LL_APB2_GRP1_DisableClock\n (*)
  2438. * APB2ENR SPI1EN LL_APB2_GRP1_DisableClock\n
  2439. * APB2ENR SPI4EN LL_APB2_GRP1_DisableClock\n
  2440. * APB2ENR TIM15EN LL_APB2_GRP1_DisableClock\n
  2441. * APB2ENR TIM16EN LL_APB2_GRP1_DisableClock\n
  2442. * APB2ENR TIM17EN LL_APB2_GRP1_DisableClock\n
  2443. * APB2ENR SPI5EN LL_APB2_GRP1_DisableClock\n
  2444. * APB2ENR SAI1EN LL_APB2_GRP1_DisableClock\n
  2445. * APB2ENR SAI2EN LL_APB2_GRP1_DisableClock\n
  2446. * APB2ENR SAI3EN LL_APB2_GRP1_DisableClock\n (*)
  2447. * APB2ENR DFSDM1EN LL_APB2_GRP1_DisableClock\n
  2448. * APB2ENR HRTIMEN LL_APB2_GRP1_DisableClock (*)
  2449. * @param Periphs This parameter can be a combination of the following values:
  2450. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2451. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2452. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2453. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2454. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2455. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2456. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2457. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2458. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2459. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2460. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2461. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2462. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2463. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2464. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2465. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2466. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2467. *
  2468. * (*) value not defined in all devices.
  2469. * @retval None
  2470. */
  2471. __STATIC_INLINE void LL_APB2_GRP1_DisableClock(uint32_t Periphs)
  2472. {
  2473. CLEAR_BIT(RCC->APB2ENR, Periphs);
  2474. }
  2475. /**
  2476. * @brief Force APB2 peripherals reset.
  2477. * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ForceReset\n
  2478. * APB2RSTR TIM8RST LL_APB2_GRP1_ForceReset\n
  2479. * APB2RSTR USART1RST LL_APB2_GRP1_ForceReset\n
  2480. * APB2RSTR USART6RST LL_APB2_GRP1_ForceReset\n
  2481. * APB2ENR UART9RST LL_APB2_GRP1_ForceReset\n (*)
  2482. * APB2ENR USART10RST LL_APB2_GRP1_ForceReset\n (*)
  2483. * APB2RSTR SPI1RST LL_APB2_GRP1_ForceReset\n
  2484. * APB2RSTR SPI4RST LL_APB2_GRP1_ForceReset\n
  2485. * APB2RSTR TIM15RST LL_APB2_GRP1_ForceReset\n
  2486. * APB2RSTR TIM16RST LL_APB2_GRP1_ForceReset\n
  2487. * APB2RSTR TIM17RST LL_APB2_GRP1_ForceReset\n
  2488. * APB2RSTR SPI5RST LL_APB2_GRP1_ForceReset\n
  2489. * APB2RSTR SAI1RST LL_APB2_GRP1_ForceReset\n
  2490. * APB2RSTR SAI2RST LL_APB2_GRP1_ForceReset\n
  2491. * APB2RSTR SAI3RST LL_APB2_GRP1_ForceReset\n (*)
  2492. * APB2RSTR DFSDM1RST LL_APB2_GRP1_ForceReset\n
  2493. * APB2RSTR HRTIMRST LL_APB2_GRP1_ForceReset (*)
  2494. * @param Periphs This parameter can be a combination of the following values:
  2495. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2496. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2497. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2498. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2499. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2500. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2501. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2502. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2503. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2504. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2505. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2506. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2507. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2508. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2509. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2510. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2511. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2512. *
  2513. * (*) value not defined in all devices.
  2514. * @retval None
  2515. */
  2516. __STATIC_INLINE void LL_APB2_GRP1_ForceReset(uint32_t Periphs)
  2517. {
  2518. SET_BIT(RCC->APB2RSTR, Periphs);
  2519. }
  2520. /**
  2521. * @brief Release APB2 peripherals reset.
  2522. * @rmtoll APB2RSTR TIM1RST LL_APB2_GRP1_ReleaseReset\n
  2523. * APB2RSTR TIM8RST LL_APB2_GRP1_ReleaseReset\n
  2524. * APB2RSTR USART1RST LL_APB2_GRP1_ReleaseReset\n
  2525. * APB2RSTR USART6RST LL_APB2_GRP1_ReleaseReset\n
  2526. * APB2ENR UART9RST LL_APB2_GRP1_ReleaseReset\n (*)
  2527. * APB2ENR USART10RST LL_APB2_GRP1_ReleaseReset\n (*)
  2528. * APB2RSTR SPI1RST LL_APB2_GRP1_ReleaseReset\n
  2529. * APB2RSTR SPI4RST LL_APB2_GRP1_ReleaseReset\n
  2530. * APB2RSTR TIM15RST LL_APB2_GRP1_ReleaseReset\n
  2531. * APB2RSTR TIM16RST LL_APB2_GRP1_ReleaseReset\n
  2532. * APB2RSTR TIM17RST LL_APB2_GRP1_ReleaseReset\n
  2533. * APB2RSTR SPI5RST LL_APB2_GRP1_ReleaseReset\n
  2534. * APB2RSTR SAI1RST LL_APB2_GRP1_ReleaseReset\n
  2535. * APB2RSTR SAI2RST LL_APB2_GRP1_ReleaseReset\n
  2536. * APB2RSTR SAI3RST LL_APB2_GRP1_ReleaseReset\n (*)
  2537. * APB2RSTR DFSDM1RST LL_APB2_GRP1_ReleaseReset\n
  2538. * APB2RSTR HRTIMRST LL_APB2_GRP1_ReleaseReset (*)
  2539. * @param Periphs This parameter can be a combination of the following values:
  2540. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2541. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2542. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2543. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2544. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2545. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2546. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2547. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2548. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2549. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2550. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2551. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2552. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2553. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2554. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2555. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2556. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2557. *
  2558. * (*) value not defined in all devices.
  2559. * @retval None
  2560. */
  2561. __STATIC_INLINE void LL_APB2_GRP1_ReleaseReset(uint32_t Periphs)
  2562. {
  2563. CLEAR_BIT(RCC->APB2RSTR, Periphs);
  2564. }
  2565. /**
  2566. * @brief Enable APB2 peripherals clock during Low Power (Sleep) mode.
  2567. * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_EnableClockSleep\n
  2568. * APB2LPENR TIM8LPEN LL_APB2_GRP1_EnableClockSleep\n
  2569. * APB2LPENR USART1LPEN LL_APB2_GRP1_EnableClockSleep\n
  2570. * APB2LPENR USART6LPEN LL_APB2_GRP1_EnableClockSleep\n
  2571. * APB2ENR UART9LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
  2572. * APB2ENR USART10LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
  2573. * APB2LPENR SPI1LPEN LL_APB2_GRP1_EnableClockSleep\n
  2574. * APB2LPENR SPI4LPEN LL_APB2_GRP1_EnableClockSleep\n
  2575. * APB2LPENR TIM15LPEN LL_APB2_GRP1_EnableClockSleep\n
  2576. * APB2LPENR TIM16LPEN LL_APB2_GRP1_EnableClockSleep\n
  2577. * APB2LPENR TIM17LPEN LL_APB2_GRP1_EnableClockSleep\n
  2578. * APB2LPENR SPI5LPEN LL_APB2_GRP1_EnableClockSleep\n
  2579. * APB2LPENR SAI1LPEN LL_APB2_GRP1_EnableClockSleep\n
  2580. * APB2LPENR SAI2LPEN LL_APB2_GRP1_EnableClockSleep\n
  2581. * APB2LPENR SAI3LPEN LL_APB2_GRP1_EnableClockSleep\n (*)
  2582. * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_EnableClockSleep\n
  2583. * APB2LPENR HRTIMLPEN LL_APB2_GRP1_EnableClockSleep (*)
  2584. * @param Periphs This parameter can be a combination of the following values:
  2585. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2586. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2587. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2588. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2589. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2590. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2591. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2592. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2593. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2594. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2595. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2596. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2597. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2598. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2599. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2600. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2601. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2602. *
  2603. * (*) value not defined in all devices.
  2604. * @retval None
  2605. */
  2606. __STATIC_INLINE void LL_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
  2607. {
  2608. __IO uint32_t tmpreg;
  2609. SET_BIT(RCC->APB2LPENR, Periphs);
  2610. /* Delay after an RCC peripheral clock enabling */
  2611. tmpreg = READ_BIT(RCC->APB2LPENR, Periphs);
  2612. (void)tmpreg;
  2613. }
  2614. /**
  2615. * @brief Disable APB2 peripherals clock during Low Power (Sleep) mode.
  2616. * @rmtoll APB2LPENR TIM1LPEN LL_APB2_GRP1_DisableClockSleep\n
  2617. * APB2LPENR TIM8LPEN LL_APB2_GRP1_DisableClockSleep\n
  2618. * APB2LPENR USART1LPEN LL_APB2_GRP1_DisableClockSleep\n
  2619. * APB2LPENR USART6LPEN LL_APB2_GRP1_DisableClockSleep\n
  2620. * APB2ENR UART9LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
  2621. * APB2ENR USART10LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
  2622. * APB2LPENR SPI1LPEN LL_APB2_GRP1_DisableClockSleep\n
  2623. * APB2LPENR SPI4LPEN LL_APB2_GRP1_DisableClockSleep\n
  2624. * APB2LPENR TIM15LPEN LL_APB2_GRP1_DisableClockSleep\n
  2625. * APB2LPENR TIM16LPEN LL_APB2_GRP1_DisableClockSleep\n
  2626. * APB2LPENR TIM17LPEN LL_APB2_GRP1_DisableClockSleep\n
  2627. * APB2LPENR SPI5LPEN LL_APB2_GRP1_DisableClockSleep\n
  2628. * APB2LPENR SAI1LPEN LL_APB2_GRP1_DisableClockSleep\n
  2629. * APB2LPENR SAI2LPEN LL_APB2_GRP1_DisableClockSleep\n
  2630. * APB2LPENR SAI3LPEN LL_APB2_GRP1_DisableClockSleep\n (*)
  2631. * APB2LPENR DFSDM1LPEN LL_APB2_GRP1_DisableClockSleep\n
  2632. * APB2LPENR HRTIMLPEN LL_APB2_GRP1_DisableClockSleep (*)
  2633. * @param Periphs This parameter can be a combination of the following values:
  2634. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  2635. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  2636. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  2637. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  2638. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  2639. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  2640. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  2641. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  2642. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  2643. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  2644. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  2645. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  2646. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  2647. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  2648. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  2649. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  2650. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  2651. *
  2652. * (*) value not defined in all devices.
  2653. * @retval None
  2654. */
  2655. __STATIC_INLINE void LL_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
  2656. {
  2657. CLEAR_BIT(RCC->APB2LPENR, Periphs);
  2658. }
  2659. /**
  2660. * @}
  2661. */
  2662. /** @defgroup BUS_LL_EF_APB4 APB4
  2663. * @{
  2664. */
  2665. /**
  2666. * @brief Enable APB4 peripherals clock.
  2667. * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_EnableClock\n
  2668. * APB4ENR LPUART1EN LL_APB4_GRP1_EnableClock\n
  2669. * APB4ENR SPI6EN LL_APB4_GRP1_EnableClock\n
  2670. * APB4ENR I2C4EN LL_APB4_GRP1_EnableClock\n
  2671. * APB4ENR LPTIM2EN LL_APB4_GRP1_EnableClock\n
  2672. * APB4ENR LPTIM3EN LL_APB4_GRP1_EnableClock\n
  2673. * APB4ENR LPTIM4EN LL_APB4_GRP1_EnableClock\n (*)
  2674. * APB4ENR LPTIM5EN LL_APB4_GRP1_EnableClock\n (*)
  2675. * APB4ENR DAC2EN LL_APB4_GRP1_EnableClock\n (*)
  2676. * APB4ENR COMP12EN LL_APB4_GRP1_EnableClock\n
  2677. * APB4ENR VREFEN LL_APB4_GRP1_EnableClock\n
  2678. * APB4ENR RTCAPBEN LL_APB4_GRP1_EnableClock\n
  2679. * APB4ENR SAI4EN LL_APB4_GRP1_EnableClock\n (*)
  2680. * APB4ENR DTSEN LL_APB4_GRP1_EnableClock\n (*)
  2681. * APB4ENR DFSDM2EN LL_APB4_GRP1_EnableClock (*)
  2682. * @param Periphs This parameter can be a combination of the following values:
  2683. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2684. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2685. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2686. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2687. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2688. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2689. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2690. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2691. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2692. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2693. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2694. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  2695. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2696. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2697. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2698. *
  2699. * (*) value not defined in all devices.
  2700. * @retval None
  2701. */
  2702. __STATIC_INLINE void LL_APB4_GRP1_EnableClock(uint32_t Periphs)
  2703. {
  2704. __IO uint32_t tmpreg;
  2705. SET_BIT(RCC->APB4ENR, Periphs);
  2706. /* Delay after an RCC peripheral clock enabling */
  2707. tmpreg = READ_BIT(RCC->APB4ENR, Periphs);
  2708. (void)tmpreg;
  2709. }
  2710. /**
  2711. * @brief Check if APB4 peripheral clock is enabled or not
  2712. * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_IsEnabledClock\n
  2713. * APB4ENR LPUART1EN LL_APB4_GRP1_IsEnabledClock\n
  2714. * APB4ENR SPI6EN LL_APB4_GRP1_IsEnabledClock\n
  2715. * APB4ENR I2C4EN LL_APB4_GRP1_IsEnabledClock\n
  2716. * APB4ENR LPTIM2EN LL_APB4_GRP1_IsEnabledClock\n
  2717. * APB4ENR LPTIM3EN LL_APB4_GRP1_IsEnabledClock\n
  2718. * APB4ENR LPTIM4EN LL_APB4_GRP1_IsEnabledClock\n (*)
  2719. * APB4ENR LPTIM5EN LL_APB4_GRP1_IsEnabledClock\n (*)
  2720. * APB4ENR DAC2EN LL_APB4_GRP1_IsEnabledClock\n (*)
  2721. * APB4ENR COMP12EN LL_APB4_GRP1_IsEnabledClock\n
  2722. * APB4ENR VREFEN LL_APB4_GRP1_IsEnabledClock\n
  2723. * APB4ENR RTCAPBEN LL_APB4_GRP1_IsEnabledClock\n
  2724. * APB4ENR SAI4EN LL_APB4_GRP1_IsEnabledClock\n (*)
  2725. * APB4ENR DTSEN LL_APB4_GRP1_IsEnabledClock\n (*)
  2726. * APB4ENR DFSDM2EN LL_APB4_GRP1_IsEnabledClock (*)
  2727. * @param Periphs This parameter can be a combination of the following values:
  2728. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2729. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2730. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2731. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2732. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2733. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2734. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2735. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2736. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2737. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2738. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2739. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  2740. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2741. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2742. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2743. *
  2744. * (*) value not defined in all devices.
  2745. * @retval uint32_t
  2746. */
  2747. __STATIC_INLINE uint32_t LL_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
  2748. {
  2749. return ((READ_BIT(RCC->APB4ENR, Periphs) == Periphs)?1U:0U);
  2750. }
  2751. /**
  2752. * @brief Disable APB4 peripherals clock.
  2753. * @rmtoll APB4ENR SYSCFGEN LL_APB4_GRP1_DisableClock\n
  2754. * APB4ENR LPUART1EN LL_APB4_GRP1_DisableClock\n
  2755. * APB4ENR SPI6EN LL_APB4_GRP1_DisableClock\n
  2756. * APB4ENR I2C4EN LL_APB4_GRP1_DisableClock\n
  2757. * APB4ENR LPTIM2EN LL_APB4_GRP1_DisableClock\n
  2758. * APB4ENR LPTIM3EN LL_APB4_GRP1_DisableClock\n
  2759. * APB4ENR LPTIM4EN LL_APB4_GRP1_DisableClock\n (*)
  2760. * APB4ENR LPTIM5EN LL_APB4_GRP1_DisableClock\n (*)
  2761. * APB4ENR DAC2EN LL_APB4_GRP1_DisableClock\n (*)
  2762. * APB4ENR COMP12EN LL_APB4_GRP1_DisableClock\n
  2763. * APB4ENR VREFEN LL_APB4_GRP1_DisableClock\n
  2764. * APB4ENR RTCAPBEN LL_APB4_GRP1_DisableClock\n
  2765. * APB4ENR SAI4EN LL_APB4_GRP1_DisableClock\n (*)
  2766. * APB4ENR DTSEN LL_APB4_GRP1_DisableClock\n (*)
  2767. * APB4ENR DFSDM2EN LL_APB4_GRP1_DisableClock (*)
  2768. * @param Periphs This parameter can be a combination of the following values:
  2769. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2770. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2771. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2772. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2773. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2774. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2775. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2776. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2777. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2778. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2779. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2780. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  2781. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2782. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2783. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2784. *
  2785. * (*) value not defined in all devices.
  2786. * @retval None
  2787. */
  2788. __STATIC_INLINE void LL_APB4_GRP1_DisableClock(uint32_t Periphs)
  2789. {
  2790. CLEAR_BIT(RCC->APB4ENR, Periphs);
  2791. }
  2792. /**
  2793. * @brief Force APB4 peripherals reset.
  2794. * @rmtoll APB4RSTR SYSCFGRST LL_APB4_GRP1_ForceReset\n
  2795. * APB4RSTR LPUART1RST LL_APB4_GRP1_ForceReset\n
  2796. * APB4RSTR SPI6RST LL_APB4_GRP1_ForceReset\n
  2797. * APB4RSTR I2C4RST LL_APB4_GRP1_ForceReset\n
  2798. * APB4RSTR LPTIM2RST LL_APB4_GRP1_ForceReset\n
  2799. * APB4RSTR LPTIM3RST LL_APB4_GRP1_ForceReset\n
  2800. * APB4RSTR LPTIM4RST LL_APB4_GRP1_ForceReset\n (*)
  2801. * APB4RSTR LPTIM5RST LL_APB4_GRP1_ForceReset\n (*)
  2802. * APB4RSTR DAC2EN LL_APB4_GRP1_ForceReset\n (*)
  2803. * APB4RSTR COMP12RST LL_APB4_GRP1_ForceReset\n
  2804. * APB4RSTR VREFRST LL_APB4_GRP1_ForceReset\n
  2805. * APB4RSTR SAI4RST LL_APB4_GRP1_ForceReset\n (*)
  2806. * APB4RSTR DTSRST LL_APB4_GRP1_ForceReset\n (*)
  2807. * APB4RSTR DFSDM2RST LL_APB4_GRP1_ForceReset (*)
  2808. * @param Periphs This parameter can be a combination of the following values:
  2809. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2810. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2811. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2812. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2813. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2814. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2815. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2816. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2817. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2818. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2819. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2820. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2821. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2822. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2823. *
  2824. * (*) value not defined in all devices.
  2825. * @retval None
  2826. */
  2827. __STATIC_INLINE void LL_APB4_GRP1_ForceReset(uint32_t Periphs)
  2828. {
  2829. SET_BIT(RCC->APB4RSTR, Periphs);
  2830. }
  2831. /**
  2832. * @brief Release APB4 peripherals reset.
  2833. * @rmtoll APB4RSTR SYSCFGRST LL_APB4_GRP1_ReleaseReset\n
  2834. * APB4RSTR LPUART1RST LL_APB4_GRP1_ReleaseReset\n
  2835. * APB4RSTR SPI6RST LL_APB4_GRP1_ReleaseReset\n
  2836. * APB4RSTR I2C4RST LL_APB4_GRP1_ReleaseReset\n
  2837. * APB4RSTR LPTIM2RST LL_APB4_GRP1_ReleaseReset\n
  2838. * APB4RSTR LPTIM3RST LL_APB4_GRP1_ReleaseReset\n
  2839. * APB4RSTR LPTIM4RST LL_APB4_GRP1_ReleaseReset\n (*)
  2840. * APB4RSTR LPTIM5RST LL_APB4_GRP1_ReleaseReset\n (*)
  2841. * APB4RSTR DAC2RST LL_APB4_GRP1_ReleaseReset\n (*)
  2842. * APB4RSTR COMP12RST LL_APB4_GRP1_ReleaseReset\n
  2843. * APB4RSTR VREFRST LL_APB4_GRP1_ReleaseReset\n
  2844. * APB4RSTR SAI4RST LL_APB4_GRP1_ReleaseReset\n
  2845. * APB4RSTR DTSRST LL_APB4_GRP1_ReleaseReset\n (*)
  2846. * APB4RSTR DFSDM2RST LL_APB4_GRP1_ReleaseReset (*)
  2847. * @param Periphs This parameter can be a combination of the following values:
  2848. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2849. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2850. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2851. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2852. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2853. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2854. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2855. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2856. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2857. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2858. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2859. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2860. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2861. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2862. *
  2863. * (*) value not defined in all devices.
  2864. * @retval None
  2865. */
  2866. __STATIC_INLINE void LL_APB4_GRP1_ReleaseReset(uint32_t Periphs)
  2867. {
  2868. CLEAR_BIT(RCC->APB4RSTR, Periphs);
  2869. }
  2870. /**
  2871. * @brief Enable APB4 peripherals clock during Low Power (Sleep) mode.
  2872. * @rmtoll APB4LPENR SYSCFGLPEN LL_APB4_GRP1_EnableClockSleep\n
  2873. * APB4LPENR LPUART1LPEN LL_APB4_GRP1_EnableClockSleep\n
  2874. * APB4LPENR SPI6LPEN LL_APB4_GRP1_EnableClockSleep\n
  2875. * APB4LPENR I2C4LPEN LL_APB4_GRP1_EnableClockSleep\n
  2876. * APB4LPENR LPTIM2LPEN LL_APB4_GRP1_EnableClockSleep\n
  2877. * APB4LPENR LPTIM3LPEN LL_APB4_GRP1_EnableClockSleep\n
  2878. * APB4LPENR LPTIM4LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
  2879. * APB4LPENR LPTIM5LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
  2880. * APB4LPENR DAC2LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
  2881. * APB4LPENR COMP12LPEN LL_APB4_GRP1_EnableClockSleep\n
  2882. * APB4LPENR VREFLPEN LL_APB4_GRP1_EnableClockSleep\n
  2883. * APB4LPENR RTCAPBLPEN LL_APB4_GRP1_EnableClockSleep\n
  2884. * APB4LPENR SAI4LPEN LL_APB4_GRP1_EnableClockSleep\n (*)
  2885. * APB4LPENR DTSLPEN LL_APB4_GRP1_EnableClockSleep\n (*)
  2886. * APB4LPENR DFSDM2LPEN LL_APB4_GRP1_EnableClockSleep (*)
  2887. * @param Periphs This parameter can be a combination of the following values:
  2888. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2889. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2890. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2891. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2892. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2893. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2894. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2895. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2896. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2897. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2898. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2899. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  2900. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2901. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2902. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2903. *
  2904. * (*) value not defined in all devices.
  2905. * @retval None
  2906. */
  2907. __STATIC_INLINE void LL_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
  2908. {
  2909. __IO uint32_t tmpreg;
  2910. SET_BIT(RCC->APB4LPENR, Periphs);
  2911. /* Delay after an RCC peripheral clock enabling */
  2912. tmpreg = READ_BIT(RCC->APB4LPENR, Periphs);
  2913. (void)tmpreg;
  2914. }
  2915. /**
  2916. * @brief Disable APB4 peripherals clock during Low Power (Sleep) mode.
  2917. * @rmtoll APB4LPENR SYSCFGLPEN LL_APB4_GRP1_DisableClockSleep\n
  2918. * APB4LPENR LPUART1LPEN LL_APB4_GRP1_DisableClockSleep\n
  2919. * APB4LPENR SPI6LPEN LL_APB4_GRP1_DisableClockSleep\n
  2920. * APB4LPENR I2C4LPEN LL_APB4_GRP1_DisableClockSleep\n
  2921. * APB4LPENR LPTIM2LPEN LL_APB4_GRP1_DisableClockSleep\n
  2922. * APB4LPENR LPTIM3LPEN LL_APB4_GRP1_DisableClockSleep\n
  2923. * APB4LPENR LPTIM4LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
  2924. * APB4LPENR LPTIM5LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
  2925. * APB4LPENR DAC2LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
  2926. * APB4LPENR COMP12LPEN LL_APB4_GRP1_DisableClockSleep\n
  2927. * APB4LPENR VREFLPEN LL_APB4_GRP1_DisableClockSleep\n
  2928. * APB4LPENR RTCAPBLPEN LL_APB4_GRP1_DisableClockSleep\n
  2929. * APB4LPENR SAI4LPEN LL_APB4_GRP1_DisableClockSleep\n (*)
  2930. * APB4LPENR DTSLPEN LL_APB4_GRP1_DisableClockSleep\n (*)
  2931. * APB4LPENR DFSDM2LPEN LL_APB4_GRP1_DisableClockSleep (*)
  2932. * @param Periphs This parameter can be a combination of the following values:
  2933. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  2934. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  2935. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  2936. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  2937. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  2938. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  2939. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  2940. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  2941. * @arg @ref LL_APB4_GRP1_PERIPH_DAC2 (*)
  2942. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  2943. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  2944. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  2945. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  2946. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  2947. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  2948. *
  2949. * (*) value not defined in all devices.
  2950. * @retval None
  2951. */
  2952. __STATIC_INLINE void LL_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
  2953. {
  2954. CLEAR_BIT(RCC->APB4LPENR, Periphs);
  2955. }
  2956. /**
  2957. * @}
  2958. */
  2959. /** @defgroup BUS_LL_EF_CLKAM CLKAM
  2960. * @{
  2961. */
  2962. /**
  2963. * @brief Enable peripherals clock for CLKAM Mode.
  2964. * @rmtoll D3AMR / SRDAMR BDMA LL_CLKAM_Enable\n
  2965. * D3AMR / SRDAMR LPUART1 LL_CLKAM_Enable\n
  2966. * D3AMR / SRDAMR SPI6 LL_CLKAM_Enable\n
  2967. * D3AMR / SRDAMR I2C4 LL_CLKAM_Enable\n
  2968. * D3AMR / SRDAMR LPTIM2 LL_CLKAM_Enable\n
  2969. * D3AMR / SRDAMR LPTIM3 LL_CLKAM_Enable\n
  2970. * D3AMR / SRDAMR LPTIM4 LL_CLKAM_Enable\n (*)
  2971. * D3AMR / SRDAMR LPTIM5 LL_CLKAM_Enable\n (*)
  2972. * D3AMR / SRDAMR DAC2 LL_CLKAM_Enable\n (*)
  2973. * D3AMR / SRDAMR COMP12 LL_CLKAM_Enable\n
  2974. * D3AMR / SRDAMR VREF LL_CLKAM_Enable\n
  2975. * D3AMR / SRDAMR RTC LL_CLKAM_Enable\n
  2976. * D3AMR / SRDAMR CRC LL_CLKAM_Enable\n
  2977. * D3AMR / SRDAMR SAI4 LL_CLKAM_Enable\n (*)
  2978. * D3AMR / SRDAMR ADC3 LL_CLKAM_Enable\n (*)
  2979. * D3AMR / SRDAMR DTS LL_CLKAM_Enable\n (*)
  2980. * D3AMR / SRDAMR DFSDM2 LL_CLKAM_Enable\n (*)
  2981. * D3AMR / SRDAMR BKPRAM LL_CLKAM_Enable\n
  2982. * D3AMR / SRDAMR SRAM4 LL_CLKAM_Enable
  2983. * @param Periphs This parameter can be a combination of the following values:
  2984. * @arg @ref LL_CLKAM_PERIPH_BDMA
  2985. * @arg @ref LL_CLKAM_PERIPH_GPIO (*)
  2986. * @arg @ref LL_CLKAM_PERIPH_LPUART1
  2987. * @arg @ref LL_CLKAM_PERIPH_SPI6
  2988. * @arg @ref LL_CLKAM_PERIPH_I2C4
  2989. * @arg @ref LL_CLKAM_PERIPH_LPTIM2
  2990. * @arg @ref LL_CLKAM_PERIPH_LPTIM3
  2991. * @arg @ref LL_CLKAM_PERIPH_LPTIM4 (*)
  2992. * @arg @ref LL_CLKAM_PERIPH_LPTIM5 (*)
  2993. * @arg @ref LL_CLKAM_PERIPH_DAC2 (*)
  2994. * @arg @ref LL_CLKAM_PERIPH_COMP12
  2995. * @arg @ref LL_CLKAM_PERIPH_VREF
  2996. * @arg @ref LL_CLKAM_PERIPH_RTC
  2997. * @arg @ref LL_CLKAM_PERIPH_CRC (*)
  2998. * @arg @ref LL_CLKAM_PERIPH_SAI4 (*)
  2999. * @arg @ref LL_CLKAM_PERIPH_ADC3 (*)
  3000. * @arg @ref LL_CLKAM_PERIPH_DTS (*)
  3001. * @arg @ref LL_CLKAM_PERIPH_DFSDM2 (*)
  3002. * @arg @ref LL_CLKAM_PERIPH_BKPRAM
  3003. * @arg @ref LL_CLKAM_PERIPH_SRAM4
  3004. *
  3005. * (*) value not defined in all devices.
  3006. * @retval None
  3007. */
  3008. __STATIC_INLINE void LL_CLKAM_Enable(uint32_t Periphs)
  3009. {
  3010. __IO uint32_t tmpreg;
  3011. #if defined(RCC_D3AMR_BDMAAMEN)
  3012. SET_BIT(RCC->D3AMR, Periphs);
  3013. /* Delay after an RCC peripheral clock enabling */
  3014. tmpreg = READ_BIT(RCC->D3AMR, Periphs);
  3015. #else
  3016. SET_BIT(RCC->SRDAMR, Periphs);
  3017. /* Delay after an RCC peripheral clock enabling */
  3018. tmpreg = READ_BIT(RCC->SRDAMR, Periphs);
  3019. #endif /* RCC_D3AMR_BDMAAMEN */
  3020. (void)tmpreg;
  3021. }
  3022. /**
  3023. * @brief Disable peripherals clock for CLKAM Mode.
  3024. * @rmtoll D3AMR / SRDAMR BDMA LL_CLKAM_Disable\n
  3025. * D3AMR / SRDAMR LPUART1 LL_CLKAM_Disable\n
  3026. * D3AMR / SRDAMR SPI6 LL_CLKAM_Disable\n
  3027. * D3AMR / SRDAMR I2C4 LL_CLKAM_Disable\n
  3028. * D3AMR / SRDAMR LPTIM2 LL_CLKAM_Disable\n
  3029. * D3AMR / SRDAMR LPTIM3 LL_CLKAM_Disable\n
  3030. * D3AMR / SRDAMR LPTIM4 LL_CLKAM_Disable\n (*)
  3031. * D3AMR / SRDAMR LPTIM5 LL_CLKAM_Disable\n (*)
  3032. * D3AMR / SRDAMR DAC2 LL_CLKAM_Disable\n (*)
  3033. * D3AMR / SRDAMR COMP12 LL_CLKAM_Disable\n
  3034. * D3AMR / SRDAMR VREF LL_CLKAM_Disable\n
  3035. * D3AMR / SRDAMR RTC LL_CLKAM_Disable\n
  3036. * D3AMR / SRDAMR CRC LL_CLKAM_Disable\n
  3037. * D3AMR / SRDAMR SAI4 LL_CLKAM_Disable\n (*)
  3038. * D3AMR / SRDAMR ADC3 LL_CLKAM_Disable\n (*)
  3039. * D3AMR / SRDAMR DTS LL_CLKAM_Disable\n (*)
  3040. * D3AMR / SRDAMR DFSDM2 LL_CLKAM_Disable\n (*)
  3041. * D3AMR / SRDAMR BKPRAM LL_CLKAM_Disable\n
  3042. * D3AMR / SRDAMR SRAM4 LL_CLKAM_Disable
  3043. * @param Periphs This parameter can be a combination of the following values:
  3044. * @arg @ref LL_CLKAM_PERIPH_BDMA
  3045. * @arg @ref LL_CLKAM_PERIPH_GPIO (*)
  3046. * @arg @ref LL_CLKAM_PERIPH_LPUART1
  3047. * @arg @ref LL_CLKAM_PERIPH_SPI6
  3048. * @arg @ref LL_CLKAM_PERIPH_I2C4
  3049. * @arg @ref LL_CLKAM_PERIPH_LPTIM2
  3050. * @arg @ref LL_CLKAM_PERIPH_LPTIM3
  3051. * @arg @ref LL_CLKAM_PERIPH_LPTIM4 (*)
  3052. * @arg @ref LL_CLKAM_PERIPH_LPTIM5 (*)
  3053. * @arg @ref LL_CLKAM_PERIPH_DAC2 (*)
  3054. * @arg @ref LL_CLKAM_PERIPH_COMP12
  3055. * @arg @ref LL_CLKAM_PERIPH_VREF
  3056. * @arg @ref LL_CLKAM_PERIPH_RTC
  3057. * @arg @ref LL_CLKAM_PERIPH_CRC (*)
  3058. * @arg @ref LL_CLKAM_PERIPH_SAI4 (*)
  3059. * @arg @ref LL_CLKAM_PERIPH_ADC3 (*)
  3060. * @arg @ref LL_CLKAM_PERIPH_DTS (*)
  3061. * @arg @ref LL_CLKAM_PERIPH_DFSDM2 (*)
  3062. * @arg @ref LL_CLKAM_PERIPH_BKPRAM
  3063. * @arg @ref LL_CLKAM_PERIPH_SRAM4
  3064. *
  3065. * (*) value not defined in all devices.
  3066. * @retval None
  3067. */
  3068. __STATIC_INLINE void LL_CLKAM_Disable(uint32_t Periphs)
  3069. {
  3070. #if defined(RCC_D3AMR_BDMAAMEN)
  3071. CLEAR_BIT(RCC->D3AMR, Periphs);
  3072. #else
  3073. CLEAR_BIT(RCC->SRDAMR, Periphs);
  3074. #endif /* RCC_D3AMR_BDMAAMEN */
  3075. }
  3076. /**
  3077. * @}
  3078. */
  3079. /** @defgroup BUS_LL_EF_CKGA CKGA
  3080. * @{
  3081. */
  3082. #if defined(RCC_CKGAENR_AXICKG)
  3083. /**
  3084. * @brief Enable clock gating for AXI bus peripherals.
  3085. * @rmtoll
  3086. * @param :
  3087. * @retval None
  3088. */
  3089. __STATIC_INLINE void LL_CKGA_Enable(uint32_t Periphs)
  3090. {
  3091. __IO uint32_t tmpreg;
  3092. SET_BIT(RCC->CKGAENR, Periphs);
  3093. /* Delay after an RCC peripheral clock enabling */
  3094. tmpreg = READ_BIT(RCC->CKGAENR, Periphs);
  3095. (void)tmpreg;
  3096. }
  3097. #endif /* RCC_CKGAENR_AXICKG */
  3098. #if defined(RCC_CKGAENR_AXICKG)
  3099. /**
  3100. * @brief Disable clock gating for AXI bus peripherals.
  3101. * @rmtoll
  3102. * @param :
  3103. * @retval None
  3104. */
  3105. __STATIC_INLINE void LL_CKGA_Disable(uint32_t Periphs)
  3106. {
  3107. CLEAR_BIT(RCC->CKGAENR, Periphs);
  3108. }
  3109. #endif /* RCC_CKGAENR_AXICKG */
  3110. /**
  3111. * @}
  3112. */
  3113. #if defined(DUAL_CORE)
  3114. /** @addtogroup BUS_LL_EF_AHB3 AHB3
  3115. * @{
  3116. */
  3117. /**
  3118. * @brief Enable C1 AHB3 peripherals clock.
  3119. * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_EnableClock\n
  3120. * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_EnableClock\n
  3121. * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_EnableClock\n
  3122. * AHB3ENR FMCEN LL_C1_AHB3_GRP1_EnableClock\n
  3123. * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_EnableClock\n (*)
  3124. * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_EnableClock\n (*)
  3125. * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_EnableClock\n (*)
  3126. * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_EnableClock\n (*)
  3127. * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_EnableClock\n (*)
  3128. * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_EnableClock\n (*)
  3129. * AHB3ENR GFXMMU LL_C1_AHB3_GRP1_EnableClock\n (*)
  3130. * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_EnableClock
  3131. * @param Periphs This parameter can be a combination of the following values:
  3132. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  3133. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  3134. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC
  3135. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  3136. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  3137. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  3138. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  3139. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  3140. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  3141. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  3142. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  3143. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  3144. *
  3145. * (*) value not defined in all devices.
  3146. * @retval None
  3147. */
  3148. __STATIC_INLINE void LL_C1_AHB3_GRP1_EnableClock(uint32_t Periphs)
  3149. {
  3150. __IO uint32_t tmpreg;
  3151. SET_BIT(RCC_C1->AHB3ENR, Periphs);
  3152. /* Delay after an RCC peripheral clock enabling */
  3153. tmpreg = READ_BIT(RCC_C1->AHB3ENR, Periphs);
  3154. (void)tmpreg;
  3155. }
  3156. /**
  3157. * @brief Check if C1 AHB3 peripheral clock is enabled or not
  3158. * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_IsEnabledClock\n
  3159. * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_IsEnabledClock\n
  3160. * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_IsEnabledClock\n
  3161. * AHB3ENR FMCEN LL_C1_AHB3_GRP1_IsEnabledClock\n
  3162. * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3163. * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3164. * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3165. * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3166. * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3167. * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3168. * AHB3ENR GFXMMU LL_C1_AHB3_GRP1_IsEnabledClock\n (*)
  3169. * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_IsEnabledClock
  3170. * @param Periphs This parameter can be a combination of the following values:
  3171. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  3172. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  3173. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC
  3174. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  3175. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  3176. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  3177. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  3178. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  3179. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  3180. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  3181. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  3182. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  3183. *
  3184. * (*) value not defined in all devices.
  3185. * @retval uint32_t
  3186. */
  3187. __STATIC_INLINE uint32_t LL_C1_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
  3188. {
  3189. return ((READ_BIT(RCC_C1->AHB3ENR, Periphs) == Periphs)?1U:0U);
  3190. }
  3191. /**
  3192. * @brief Disable C1 AHB3 peripherals clock.
  3193. * @rmtoll AHB3ENR MDMAEN LL_C1_AHB3_GRP1_DisableClock\n
  3194. * AHB3ENR DMA2DEN LL_C1_AHB3_GRP1_DisableClock\n
  3195. * AHB3ENR JPGDECEN LL_C1_AHB3_GRP1_DisableClock\n
  3196. * AHB3ENR FMCEN LL_C1_AHB3_GRP1_DisableClock\n
  3197. * AHB3ENR QSPIEN LL_C1_AHB3_GRP1_DisableClock\n (*)
  3198. * AHB3ENR OSPI1EN LL_C1_AHB3_GRP1_DisableClock\n (*)
  3199. * AHB3ENR OSPI2EN LL_C1_AHB3_GRP1_DisableClock\n (*)
  3200. * AHB3ENR IOMNGREN LL_C1_AHB3_GRP1_DisableClock\n (*)
  3201. * AHB3ENR OTFDEC1EN LL_C1_AHB3_GRP1_DisableClock\n (*)
  3202. * AHB3ENR OTFDEC2EN LL_C1_AHB3_GRP1_DisableClock\n (*)
  3203. * AHB3ENR GFXMMU LL_C1_AHB3_GRP1_DisableClock\n (*)
  3204. * AHB3ENR SDMMC1EN LL_C1_AHB3_GRP1_DisableClock
  3205. * @param Periphs This parameter can be a combination of the following values:
  3206. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  3207. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  3208. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  3209. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  3210. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  3211. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  3212. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  3213. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  3214. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  3215. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  3216. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  3217. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  3218. *
  3219. * (*) value not defined in all devices.
  3220. * @retval None
  3221. */
  3222. __STATIC_INLINE void LL_C1_AHB3_GRP1_DisableClock(uint32_t Periphs)
  3223. {
  3224. CLEAR_BIT(RCC_C1->AHB3ENR, Periphs);
  3225. }
  3226. /**
  3227. * @brief Enable C1 AHB3 peripherals clock during Low Power (Sleep) mode.
  3228. * @rmtoll AHB3LPENR MDMALPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3229. * AHB3LPENR DMA2DLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3230. * AHB3LPENR JPGDECLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3231. * AHB3LPENR FMCLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3232. * AHB3LPENR QSPILPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3233. * AHB3LPENR OSPI1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3234. * AHB3LPENR OSPI2LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3235. * AHB3LPENR IOMNGRLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3236. * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3237. * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3238. * AHB3LPENR GFXMMULPEN LL_C1_AHB3_GRP1_EnableClockSleep\n (*)
  3239. * AHB3LPENR SDMMC1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3240. * AHB3LPENR FLASHLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3241. * AHB3LPENR DTCM1LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3242. * AHB3LPENR DTCM2LPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3243. * AHB3LPENR ITCMLPEN LL_C1_AHB3_GRP1_EnableClockSleep\n
  3244. * AHB3LPENR AXISRAMLPEN LL_C1_AHB3_GRP1_EnableClockSleep
  3245. * @param Periphs This parameter can be a combination of the following values:
  3246. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  3247. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  3248. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  3249. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  3250. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  3251. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  3252. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  3253. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  3254. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  3255. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  3256. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  3257. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  3258. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  3259. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  3260. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  3261. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  3262. *
  3263. * (*) value not defined in all devices.
  3264. * @retval None
  3265. */
  3266. __STATIC_INLINE void LL_C1_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
  3267. {
  3268. __IO uint32_t tmpreg;
  3269. SET_BIT(RCC_C1->AHB3LPENR, Periphs);
  3270. /* Delay after an RCC peripheral clock enabling */
  3271. tmpreg = READ_BIT(RCC_C1->AHB3LPENR, Periphs);
  3272. (void)tmpreg;
  3273. }
  3274. /**
  3275. * @brief Disable C1 AHB3 peripherals clock during Low Power (Sleep) mode.
  3276. * @rmtoll AHB3LPENR MDMALPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3277. * AHB3LPENR DMA2DLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3278. * AHB3LPENR JPGDECLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3279. * AHB3LPENR FMCLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3280. * AHB3LPENR QSPILPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3281. * AHB3LPENR OSPI1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3282. * AHB3LPENR OSPI2LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3283. * AHB3LPENR IOMNGRLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3284. * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3285. * AHB3LPENR OTFDEC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3286. * AHB3LPENR GFXMMULPEN LL_C1_AHB3_GRP1_DisableClockSleep\n (*)
  3287. * AHB3LPENR SDMMC1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3288. * AHB3LPENR FLASHLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3289. * AHB3LPENR DTCM1LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3290. * AHB3LPENR DTCM2LPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3291. * AHB3LPENR ITCMLPEN LL_C1_AHB3_GRP1_DisableClockSleep\n
  3292. * AHB3LPENR AXISRAMLPEN LL_C1_AHB3_GRP1_DisableClockSleep
  3293. * @param Periphs This parameter can be a combination of the following values:
  3294. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  3295. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  3296. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  3297. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  3298. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI1 (*)
  3299. * @arg @ref LL_AHB3_GRP1_PERIPH_OSPI2 (*)
  3300. * @arg @ref LL_AHB3_GRP1_PERIPH_OCTOSPIM (*)
  3301. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC1 (*)
  3302. * @arg @ref LL_AHB3_GRP1_PERIPH_OTFDEC2 (*)
  3303. * @arg @ref LL_AHB3_GRP1_PERIPH_GFXMMU (*)
  3304. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  3305. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  3306. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  3307. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  3308. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  3309. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  3310. *
  3311. * (*) value not defined in all devices.
  3312. * @retval None
  3313. */
  3314. __STATIC_INLINE void LL_C1_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
  3315. {
  3316. CLEAR_BIT(RCC_C1->AHB3LPENR, Periphs);
  3317. }
  3318. /**
  3319. * @}
  3320. */
  3321. /** @addtogroup BUS_LL_EF_AHB1 AHB1
  3322. * @{
  3323. */
  3324. /**
  3325. * @brief Enable C1 AHB1 peripherals clock.
  3326. * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_EnableClock\n
  3327. * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_EnableClock\n
  3328. * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_EnableClock\n
  3329. * AHB1ENR CRCEN LL_C1_AHB1_GRP1_EnableClock\n (*)
  3330. * AHB1ENR ARTEN LL_C1_AHB1_GRP1_EnableClock\n (*)
  3331. * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_EnableClock\n (*)
  3332. * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_EnableClock\n (*)
  3333. * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_EnableClock\n (*)
  3334. * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_EnableClock\n
  3335. * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_EnableClock\n
  3336. * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_EnableClock\n (*)
  3337. * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_EnableClock (*)
  3338. * @param Periphs This parameter can be a combination of the following values:
  3339. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  3340. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  3341. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  3342. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  3343. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  3344. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  3345. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  3346. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  3347. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  3348. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  3349. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  3350. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  3351. *
  3352. * (*) value not defined in all devices.
  3353. * @retval None
  3354. */
  3355. __STATIC_INLINE void LL_C1_AHB1_GRP1_EnableClock(uint32_t Periphs)
  3356. {
  3357. __IO uint32_t tmpreg;
  3358. SET_BIT(RCC_C1->AHB1ENR, Periphs);
  3359. /* Delay after an RCC peripheral clock enabling */
  3360. tmpreg = READ_BIT(RCC_C1->AHB1ENR, Periphs);
  3361. (void)tmpreg;
  3362. }
  3363. /**
  3364. * @brief Check if C1 AHB1 peripheral clock is enabled or not
  3365. * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_IsEnabledClock\n
  3366. * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_IsEnabledClock\n
  3367. * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_IsEnabledClock\n
  3368. * AHB1ENR CRCEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
  3369. * AHB1ENR ARTEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
  3370. * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
  3371. * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
  3372. * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
  3373. * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_IsEnabledClock\n
  3374. * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_IsEnabledClock\n
  3375. * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_IsEnabledClock\n (*)
  3376. * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_IsEnabledClock (*)
  3377. * @param Periphs This parameter can be a combination of the following values:
  3378. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  3379. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  3380. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  3381. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  3382. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  3383. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  3384. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  3385. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  3386. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  3387. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  3388. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  3389. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  3390. *
  3391. * (*) value not defined in all devices.
  3392. * @retval uint32_t
  3393. */
  3394. __STATIC_INLINE uint32_t LL_C1_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
  3395. {
  3396. return ((READ_BIT(RCC_C1->AHB1ENR, Periphs) == Periphs)?1U:0U);
  3397. }
  3398. /**
  3399. * @brief Disable C1 AHB1 peripherals clock.
  3400. * @rmtoll AHB1ENR DMA1EN LL_C1_AHB1_GRP1_DisableClock\n
  3401. * AHB1ENR DMA2EN LL_C1_AHB1_GRP1_DisableClock\n
  3402. * AHB1ENR ADC12EN LL_C1_AHB1_GRP1_DisableClock\n
  3403. * AHB1ENR CRCEN LL_C1_AHB1_GRP1_DisableClock\n (*)
  3404. * AHB1ENR ARTEN LL_C1_AHB1_GRP1_DisableClock\n (*)
  3405. * AHB1ENR ETH1MACEN LL_C1_AHB1_GRP1_DisableClock\n (*)
  3406. * AHB1ENR ETH1TXEN LL_C1_AHB1_GRP1_DisableClock\n (*)
  3407. * AHB1ENR ETH1RXEN LL_C1_AHB1_GRP1_DisableClock\n (*)
  3408. * AHB1ENR USB1OTGHSEN LL_C1_AHB1_GRP1_DisableClock\n
  3409. * AHB1ENR USB1OTGHSULPIEN LL_C1_AHB1_GRP1_DisableClock\n
  3410. * AHB1ENR USB2OTGHSEN LL_C1_AHB1_GRP1_DisableClock\n (*)
  3411. * AHB1ENR USB2OTGHSULPIEN LL_C1_AHB1_GRP1_DisableClock (*)
  3412. * @param Periphs This parameter can be a combination of the following values:
  3413. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  3414. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  3415. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  3416. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  3417. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  3418. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  3419. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  3420. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  3421. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  3422. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  3423. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  3424. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  3425. *
  3426. * (*) value not defined in all devices.
  3427. * @retval None
  3428. */
  3429. __STATIC_INLINE void LL_C1_AHB1_GRP1_DisableClock(uint32_t Periphs)
  3430. {
  3431. CLEAR_BIT(RCC_C1->AHB1ENR, Periphs);
  3432. }
  3433. /**
  3434. * @brief Enable C1 AHB1 peripherals clock during Low Power (Sleep) mode.
  3435. * @rmtoll AHB1LPENR DMA1LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
  3436. * AHB1LPENR DMA2LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
  3437. * AHB1LPENR ADC12LPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
  3438. * AHB1LPENR CRCLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
  3439. * AHB1LPENR ARTLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
  3440. * AHB1LPENR ETH1MACLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
  3441. * AHB1LPENR ETH1TXLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
  3442. * AHB1LPENR ETH1RXLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
  3443. * AHB1LPENR USB1OTGHSLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
  3444. * AHB1LPENR USB1OTGHSULPILPEN LL_C1_AHB1_GRP1_EnableClockSleep\n
  3445. * AHB1LPENR USB2OTGHSLPEN LL_C1_AHB1_GRP1_EnableClockSleep\n (*)
  3446. * AHB1LPENR USB2OTGHSULPILPEN LL_C1_AHB1_GRP1_EnableClockSleep (*)
  3447. * @param Periphs This parameter can be a combination of the following values:
  3448. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  3449. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  3450. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  3451. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  3452. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  3453. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  3454. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  3455. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  3456. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  3457. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  3458. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  3459. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  3460. *
  3461. * (*) value not defined in all devices.
  3462. * @retval None
  3463. */
  3464. __STATIC_INLINE void LL_C1_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
  3465. {
  3466. __IO uint32_t tmpreg;
  3467. SET_BIT(RCC_C1->AHB1LPENR, Periphs);
  3468. /* Delay after an RCC peripheral clock enabling */
  3469. tmpreg = READ_BIT(RCC_C1->AHB1LPENR, Periphs);
  3470. (void)tmpreg;
  3471. }
  3472. /**
  3473. * @brief Disable C1 AHB1 peripherals clock during Low Power (Sleep) mode.
  3474. * @rmtoll AHB1LPENR DMA1LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
  3475. * AHB1LPENR DMA2LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
  3476. * AHB1LPENR ADC12LPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
  3477. * AHB1LPENR CRCLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
  3478. * AHB1LPENR ARTLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
  3479. * AHB1LPENR ETH1MACLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
  3480. * AHB1LPENR ETH1TXLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
  3481. * AHB1LPENR ETH1RXLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
  3482. * AHB1LPENR USB1OTGHSLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
  3483. * AHB1LPENR USB1OTGHSULPILPEN LL_C1_AHB1_GRP1_DisableClockSleep\n
  3484. * AHB1LPENR USB2OTGHSLPEN LL_C1_AHB1_GRP1_DisableClockSleep\n (*)
  3485. * AHB1LPENR USB2OTGHSULPILPEN LL_C1_AHB1_GRP1_DisableClockSleep (*)
  3486. * @param Periphs This parameter can be a combination of the following values:
  3487. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  3488. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  3489. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  3490. * @arg @ref LL_AHB1_GRP1_PERIPH_CRC (*)
  3491. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  3492. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  3493. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  3494. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  3495. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  3496. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  3497. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  3498. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  3499. *
  3500. * (*) value not defined in all devices.
  3501. * @retval None
  3502. */
  3503. __STATIC_INLINE void LL_C1_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
  3504. {
  3505. CLEAR_BIT(RCC_C1->AHB1LPENR, Periphs);
  3506. }
  3507. /**
  3508. * @}
  3509. */
  3510. /** @addtogroup BUS_LL_EF_AHB2 AHB2
  3511. * @{
  3512. */
  3513. /**
  3514. * @brief Enable C1 AHB2 peripherals clock.
  3515. * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_EnableClock\n
  3516. * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_EnableClock\n (*)
  3517. * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_EnableClock\n (*)
  3518. * AHB2ENR HASHEN LL_C1_AHB2_GRP1_EnableClock\n (*)
  3519. * AHB2ENR RNGEN LL_C1_AHB2_GRP1_EnableClock\n
  3520. * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_EnableClock\n
  3521. * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_EnableClock\n (*)
  3522. * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_EnableClock\n
  3523. * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_EnableClock\n
  3524. * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_EnableClock (*)
  3525. * @param Periphs This parameter can be a combination of the following values:
  3526. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  3527. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  3528. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  3529. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  3530. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  3531. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  3532. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  3533. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  3534. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  3535. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  3536. *
  3537. * (*) value not defined in all devices.
  3538. * @retval None
  3539. */
  3540. __STATIC_INLINE void LL_C1_AHB2_GRP1_EnableClock(uint32_t Periphs)
  3541. {
  3542. __IO uint32_t tmpreg;
  3543. SET_BIT(RCC_C1->AHB2ENR, Periphs);
  3544. /* Delay after an RCC peripheral clock enabling */
  3545. tmpreg = READ_BIT(RCC_C1->AHB2ENR, Periphs);
  3546. (void)tmpreg;
  3547. }
  3548. /**
  3549. * @brief Check if C1 AHB2 peripheral clock is enabled or not
  3550. * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_IsEnabledClock\n
  3551. * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
  3552. * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
  3553. * AHB2ENR HASHEN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
  3554. * AHB2ENR RNGEN LL_C1_AHB2_GRP1_IsEnabledClock\n
  3555. * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_IsEnabledClock\n
  3556. * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_IsEnabledClock\n (*)
  3557. * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_IsEnabledClock\n
  3558. * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_IsEnabledClock\n
  3559. * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_IsEnabledClock (*)
  3560. * @param Periphs This parameter can be a combination of the following values:
  3561. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  3562. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  3563. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  3564. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  3565. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  3566. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  3567. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  3568. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  3569. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  3570. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  3571. *
  3572. * (*) value not defined in all devices.
  3573. * @retval uint32_t
  3574. */
  3575. __STATIC_INLINE uint32_t LL_C1_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
  3576. {
  3577. return ((READ_BIT(RCC_C1->AHB2ENR, Periphs) == Periphs)?1U:0U);
  3578. }
  3579. /**
  3580. * @brief Disable C1 AHB2 peripherals clock.
  3581. * @rmtoll AHB2ENR DCMIEN LL_C1_AHB2_GRP1_DisableClock\n
  3582. * AHB2ENR HSEMEN LL_C1_AHB2_GRP1_DisableClock\n (*)
  3583. * AHB2ENR CRYPEN LL_C1_AHB2_GRP1_DisableClock\n (*)
  3584. * AHB2ENR HASHEN LL_C1_AHB2_GRP1_DisableClock\n (*)
  3585. * AHB2ENR RNGEN LL_C1_AHB2_GRP1_DisableClock\n
  3586. * AHB2ENR SDMMC2EN LL_C1_AHB2_GRP1_DisableClock\n
  3587. * AHB2ENR BDMA1EN LL_C1_AHB2_GRP1_DisableClock\n (*)
  3588. * AHB2ENR D2SRAM1EN LL_C1_AHB2_GRP1_DisableClock\n
  3589. * AHB2ENR D2SRAM2EN LL_C1_AHB2_GRP1_DisableClock\n
  3590. * AHB2ENR D2SRAM3EN LL_C1_AHB2_GRP1_DisableClock (*)
  3591. * @param Periphs This parameter can be a combination of the following values:
  3592. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  3593. * @arg @ref LL_AHB2_GRP1_PERIPH_HSEM (*)
  3594. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  3595. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  3596. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  3597. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  3598. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  3599. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  3600. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  3601. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  3602. *
  3603. * (*) value not defined in all devices.
  3604. * @retval None
  3605. */
  3606. __STATIC_INLINE void LL_C1_AHB2_GRP1_DisableClock(uint32_t Periphs)
  3607. {
  3608. CLEAR_BIT(RCC_C1->AHB2ENR, Periphs);
  3609. }
  3610. /**
  3611. * @brief Enable C1 AHB2 peripherals clock during Low Power (Sleep) mode.
  3612. * @rmtoll AHB2LPENR DCMILPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
  3613. * AHB2LPENR CRYPLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
  3614. * AHB2LPENR HASHLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
  3615. * AHB2LPENR RNGLPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
  3616. * AHB2LPENR SDMMC2LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
  3617. * AHB2LPENR D2SRAM1LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
  3618. * AHB2LPENR BDAM1LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n (*)
  3619. * AHB2LPENR D2SRAM2LPEN LL_C1_AHB2_GRP1_EnableClockSleep\n
  3620. * AHB2LPENR D2SRAM3LPEN LL_C1_AHB2_GRP1_EnableClockSleep (*)
  3621. * @param Periphs This parameter can be a combination of the following values:
  3622. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  3623. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  3624. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  3625. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  3626. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  3627. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  3628. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  3629. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  3630. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  3631. *
  3632. * (*) value not defined in all devices.
  3633. * @retval None
  3634. */
  3635. __STATIC_INLINE void LL_C1_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
  3636. {
  3637. __IO uint32_t tmpreg;
  3638. SET_BIT(RCC_C1->AHB2LPENR, Periphs);
  3639. /* Delay after an RCC peripheral clock enabling */
  3640. tmpreg = READ_BIT(RCC_C1->AHB2LPENR, Periphs);
  3641. (void)tmpreg;
  3642. }
  3643. /**
  3644. * @brief Disable C1 AHB2 peripherals clock during Low Power (Sleep) mode.
  3645. * @rmtoll AHB2LPENR DCMILPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
  3646. * AHB2LPENR CRYPLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
  3647. * AHB2LPENR HASHLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
  3648. * AHB2LPENR RNGLPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
  3649. * AHB2LPENR SDMMC2LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
  3650. * AHB2LPENR BDAM1LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n (*)
  3651. * AHB2LPENR D2SRAM1LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
  3652. * AHB2LPENR D2SRAM2LPEN LL_C1_AHB2_GRP1_DisableClockSleep\n
  3653. * AHB2LPENR D2SRAM3LPEN LL_C1_AHB2_GRP1_DisableClockSleep
  3654. * @param Periphs This parameter can be a combination of the following values:
  3655. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  3656. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  3657. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  3658. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  3659. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  3660. * @arg @ref LL_AHB2_GRP1_PERIPH_BDMA1 (*)
  3661. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  3662. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  3663. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  3664. *
  3665. * (*) value not defined in all devices.
  3666. * @retval None
  3667. */
  3668. __STATIC_INLINE void LL_C1_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
  3669. {
  3670. CLEAR_BIT(RCC_C1->AHB2LPENR, Periphs);
  3671. }
  3672. /**
  3673. * @}
  3674. */
  3675. /** @addtogroup BUS_LL_EF_AHB4 AHB4
  3676. * @{
  3677. */
  3678. /**
  3679. * @brief Enable C1 AHB4 peripherals clock.
  3680. * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_EnableClock\n
  3681. * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_EnableClock\n
  3682. * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_EnableClock\n
  3683. * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_EnableClock\n
  3684. * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_EnableClock\n
  3685. * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_EnableClock\n
  3686. * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_EnableClock\n
  3687. * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_EnableClock\n
  3688. * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_EnableClock\n
  3689. * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_EnableClock\n
  3690. * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_EnableClock\n
  3691. * AHB4ENR CRCEN LL_C1_AHB4_GRP1_EnableClock\n (*)
  3692. * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_EnableClock\n
  3693. * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_EnableClock\n (*)
  3694. * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_EnableClock\n (*)
  3695. * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_EnableClock\n
  3696. * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_EnableClock
  3697. * @param Periphs This parameter can be a combination of the following values:
  3698. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  3699. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  3700. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  3701. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  3702. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  3703. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  3704. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  3705. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  3706. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  3707. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  3708. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  3709. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  3710. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  3711. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  3712. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  3713. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  3714. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  3715. *
  3716. * (*) value not defined in all devices.
  3717. * @retval None
  3718. */
  3719. __STATIC_INLINE void LL_C1_AHB4_GRP1_EnableClock(uint32_t Periphs)
  3720. {
  3721. __IO uint32_t tmpreg;
  3722. SET_BIT(RCC_C1->AHB4ENR, Periphs);
  3723. /* Delay after an RCC peripheral clock enabling */
  3724. tmpreg = READ_BIT(RCC_C1->AHB4ENR, Periphs);
  3725. (void)tmpreg;
  3726. }
  3727. /**
  3728. * @brief Check if C1 AHB4 peripheral clock is enabled or not
  3729. * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3730. * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3731. * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3732. * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3733. * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3734. * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3735. * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3736. * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3737. * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3738. * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3739. * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3740. * AHB4ENR CRCEN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
  3741. * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3742. * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
  3743. * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_IsEnabledClock\n (*)
  3744. * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_IsEnabledClock\n
  3745. * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_IsEnabledClock
  3746. * @param Periphs This parameter can be a combination of the following values:
  3747. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  3748. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  3749. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  3750. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  3751. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  3752. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  3753. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  3754. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  3755. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  3756. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  3757. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  3758. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  3759. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  3760. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  3761. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  3762. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  3763. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  3764. *
  3765. * (*) value not defined in all devices.
  3766. * @retval uint32_t
  3767. */
  3768. __STATIC_INLINE uint32_t LL_C1_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
  3769. {
  3770. return ((READ_BIT(RCC_C1->AHB4ENR, Periphs) == Periphs)?1U:0U);
  3771. }
  3772. /**
  3773. * @brief Disable C1 AHB4 peripherals clock.
  3774. * @rmtoll AHB4ENR GPIOAEN LL_C1_AHB4_GRP1_DisableClock\n
  3775. * AHB4ENR GPIOBEN LL_C1_AHB4_GRP1_DisableClock\n
  3776. * AHB4ENR GPIOCEN LL_C1_AHB4_GRP1_DisableClock\n
  3777. * AHB4ENR GPIODEN LL_C1_AHB4_GRP1_DisableClock\n
  3778. * AHB4ENR GPIOEEN LL_C1_AHB4_GRP1_DisableClock\n
  3779. * AHB4ENR GPIOFEN LL_C1_AHB4_GRP1_DisableClock\n
  3780. * AHB4ENR GPIOGEN LL_C1_AHB4_GRP1_DisableClock\n
  3781. * AHB4ENR GPIOHEN LL_C1_AHB4_GRP1_DisableClock\n
  3782. * AHB4ENR GPIOIEN LL_C1_AHB4_GRP1_DisableClock\n
  3783. * AHB4ENR GPIOJEN LL_C1_AHB4_GRP1_DisableClock\n
  3784. * AHB4ENR GPIOKEN LL_C1_AHB4_GRP1_DisableClock\n
  3785. * AHB4ENR CRCEN LL_C1_AHB4_GRP1_DisableClock\n (*)
  3786. * AHB4ENR BDMAEN LL_C1_AHB4_GRP1_DisableClock\n
  3787. * AHB4ENR ADC3EN LL_C1_AHB4_GRP1_DisableClock\n (*)
  3788. * AHB4ENR HSEMEN LL_C1_AHB4_GRP1_DisableClock\n (*)
  3789. * AHB4ENR BKPRAMEN LL_C1_AHB4_GRP1_DisableClock\n
  3790. * AHB4ENR SRAM4EN LL_C1_AHB4_GRP1_DisableClock
  3791. * @param Periphs This parameter can be a combination of the following values:
  3792. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  3793. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  3794. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  3795. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  3796. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  3797. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  3798. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  3799. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  3800. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  3801. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  3802. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  3803. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  3804. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  3805. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  3806. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  3807. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  3808. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  3809. *
  3810. * (*) value not defined in all devices.
  3811. * @retval None
  3812. */
  3813. __STATIC_INLINE void LL_C1_AHB4_GRP1_DisableClock(uint32_t Periphs)
  3814. {
  3815. CLEAR_BIT(RCC_C1->AHB4ENR, Periphs);
  3816. }
  3817. /**
  3818. * @brief Enable C1 AHB4 peripherals clock during Low Power (Sleep) mode.
  3819. * @rmtoll AHB4LPENR GPIOALPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3820. * AHB4LPENR GPIOBLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3821. * AHB4LPENR GPIOCLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3822. * AHB4LPENR GPIODLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3823. * AHB4LPENR GPIOELPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3824. * AHB4LPENR GPIOFLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3825. * AHB4LPENR GPIOGLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3826. * AHB4LPENR GPIOHLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3827. * AHB4LPENR GPIOILPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3828. * AHB4LPENR GPIOJLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3829. * AHB4LPENR GPIOKLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3830. * AHB4LPENR CRCLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n (*)
  3831. * AHB4LPENR BDMALPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3832. * AHB4LPENR ADC3LPEN LL_C1_AHB4_GRP1_EnableClockSleep\n (*)
  3833. * AHB4LPENR BKPRAMLPEN LL_C1_AHB4_GRP1_EnableClockSleep\n
  3834. * AHB4LPENR SRAM4LPEN LL_C1_AHB4_GRP1_EnableClockSleep
  3835. * @param Periphs This parameter can be a combination of the following values:
  3836. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  3837. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  3838. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  3839. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  3840. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  3841. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  3842. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  3843. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  3844. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  3845. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  3846. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  3847. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  3848. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  3849. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  3850. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  3851. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  3852. * @retval None
  3853. */
  3854. __STATIC_INLINE void LL_C1_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
  3855. {
  3856. __IO uint32_t tmpreg;
  3857. SET_BIT(RCC_C1->AHB4LPENR, Periphs);
  3858. /* Delay after an RCC peripheral clock enabling */
  3859. tmpreg = READ_BIT(RCC_C1->AHB4LPENR, Periphs);
  3860. (void)tmpreg;
  3861. }
  3862. /**
  3863. * @brief Disable C1 AHB4 peripherals clock during Low Power (Sleep) mode.
  3864. * @rmtoll AHB4LPENR GPIOALPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3865. * AHB4LPENR GPIOBLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3866. * AHB4LPENR GPIOCLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3867. * AHB4LPENR GPIODLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3868. * AHB4LPENR GPIOELPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3869. * AHB4LPENR GPIOFLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3870. * AHB4LPENR GPIOGLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3871. * AHB4LPENR GPIOHLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3872. * AHB4LPENR GPIOILPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3873. * AHB4LPENR GPIOJLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3874. * AHB4LPENR GPIOKLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3875. * AHB4LPENR CRCLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n (*)
  3876. * AHB4LPENR BDMALPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3877. * AHB4LPENR ADC3LPEN LL_C1_AHB4_GRP1_DisableClockSleep\n (*)
  3878. * AHB4LPENR BKPRAMLPEN LL_C1_AHB4_GRP1_DisableClockSleep\n
  3879. * AHB4LPENR SRAM4LPEN LL_C1_AHB4_GRP1_DisableClockSleep
  3880. * @param Periphs This parameter can be a combination of the following values:
  3881. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  3882. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  3883. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  3884. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  3885. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  3886. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  3887. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  3888. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  3889. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  3890. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  3891. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  3892. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  3893. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  3894. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  3895. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  3896. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  3897. * @retval None
  3898. */
  3899. __STATIC_INLINE void LL_C1_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
  3900. {
  3901. CLEAR_BIT(RCC_C1->AHB4LPENR, Periphs);
  3902. }
  3903. /**
  3904. * @}
  3905. */
  3906. /** @addtogroup BUS_LL_EF_APB3 APB3
  3907. * @{
  3908. */
  3909. /**
  3910. * @brief Enable C1 APB3 peripherals clock.
  3911. * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_EnableClock\n (*)
  3912. * APB3ENR DSIEN LL_C1_APB3_GRP1_EnableClock\n (*)
  3913. * APB3ENR WWDG1EN LL_C1_APB3_GRP1_EnableClock
  3914. * @param Periphs This parameter can be a combination of the following values:
  3915. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  3916. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  3917. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  3918. *
  3919. * (*) value not defined in all devices.
  3920. * @retval None
  3921. */
  3922. __STATIC_INLINE void LL_C1_APB3_GRP1_EnableClock(uint32_t Periphs)
  3923. {
  3924. __IO uint32_t tmpreg;
  3925. SET_BIT(RCC_C1->APB3ENR, Periphs);
  3926. /* Delay after an RCC peripheral clock enabling */
  3927. tmpreg = READ_BIT(RCC_C1->APB3ENR, Periphs);
  3928. (void)tmpreg;
  3929. }
  3930. /**
  3931. * @brief Check if C1 APB3 peripheral clock is enabled or not
  3932. * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_IsEnabledClock\n (*)
  3933. * APB3ENR DSIEN LL_C1_APB3_GRP1_IsEnabledClock\n (*)
  3934. * APB3ENR WWDG1EN LL_C1_APB3_GRP1_IsEnabledClock
  3935. * @param Periphs This parameter can be a combination of the following values:
  3936. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  3937. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  3938. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  3939. *
  3940. * (*) value not defined in all devices.
  3941. * @retval uint32_t
  3942. */
  3943. __STATIC_INLINE uint32_t LL_C1_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
  3944. {
  3945. return ((READ_BIT(RCC_C1->APB3ENR, Periphs) == Periphs)?1U:0U);
  3946. }
  3947. /**
  3948. * @brief Disable C1 APB3 peripherals clock.
  3949. * @rmtoll APB3ENR LTDCEN LL_C1_APB3_GRP1_DisableClock\n (*)
  3950. * APB3ENR DSIEN LL_C1_APB3_GRP1_DisableClock\n (*)
  3951. * APB3ENR WWDG1EN LL_C1_APB3_GRP1_DisableClock
  3952. * @param Periphs This parameter can be a combination of the following values:
  3953. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  3954. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  3955. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  3956. *
  3957. * (*) value not defined in all devices.
  3958. * @retval None
  3959. */
  3960. __STATIC_INLINE void LL_C1_APB3_GRP1_DisableClock(uint32_t Periphs)
  3961. {
  3962. CLEAR_BIT(RCC_C1->APB3ENR, Periphs);
  3963. }
  3964. /**
  3965. * @brief Enable C1 APB3 peripherals clock during Low Power (Sleep) mode.
  3966. * @rmtoll APB3LPENR LTDCLPEN LL_C1_APB3_GRP1_EnableClockSleep\n (*)
  3967. * APB3LPENR DSILPEN LL_C1_APB3_GRP1_EnableClockSleep\n (*)
  3968. * APB3LPENR WWDG1LPEN LL_C1_APB3_GRP1_EnableClockSleep
  3969. * @param Periphs This parameter can be a combination of the following values:
  3970. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  3971. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  3972. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  3973. *
  3974. * (*) value not defined in all devices.
  3975. * @retval None
  3976. */
  3977. __STATIC_INLINE void LL_C1_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
  3978. {
  3979. __IO uint32_t tmpreg;
  3980. SET_BIT(RCC_C1->APB3LPENR, Periphs);
  3981. /* Delay after an RCC peripheral clock enabling */
  3982. tmpreg = READ_BIT(RCC_C1->APB3LPENR, Periphs);
  3983. (void)tmpreg;
  3984. }
  3985. /**
  3986. * @brief Disable C1 APB3 peripherals clock during Low Power (Sleep) mode.
  3987. * @rmtoll APB3LPENR LTDCLPEN LL_C1_APB3_GRP1_DisableClockSleep\n (*)
  3988. * APB3LPENR DSILPEN LL_C1_APB3_GRP1_DisableClockSleep\n (*)
  3989. * APB3LPENR WWDG1LPEN LL_C1_APB3_GRP1_DisableClockSleep
  3990. * @param Periphs This parameter can be a combination of the following values:
  3991. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  3992. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  3993. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  3994. *
  3995. * (*) value not defined in all devices.
  3996. * @retval None
  3997. */
  3998. __STATIC_INLINE void LL_C1_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
  3999. {
  4000. CLEAR_BIT(RCC_C1->APB3LPENR, Periphs);
  4001. }
  4002. /**
  4003. * @}
  4004. */
  4005. /** @addtogroup BUS_LL_EF_APB1 APB1
  4006. * @{
  4007. */
  4008. /**
  4009. * @brief Enable C1 APB1 peripherals clock.
  4010. * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_EnableClock\n
  4011. * APB1LENR TIM3EN LL_C1_APB1_GRP1_EnableClock\n
  4012. * APB1LENR TIM4EN LL_C1_APB1_GRP1_EnableClock\n
  4013. * APB1LENR TIM5EN LL_C1_APB1_GRP1_EnableClock\n
  4014. * APB1LENR TIM6EN LL_C1_APB1_GRP1_EnableClock\n
  4015. * APB1LENR TIM7EN LL_C1_APB1_GRP1_EnableClock\n
  4016. * APB1LENR TIM12EN LL_C1_APB1_GRP1_EnableClock\n
  4017. * APB1LENR TIM13EN LL_C1_APB1_GRP1_EnableClock\n
  4018. * APB1LENR TIM14EN LL_C1_APB1_GRP1_EnableClock\n
  4019. * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_EnableClock\n
  4020. * APB1LENR WWDG2EN LL_C1_APB1_GRP1_EnableClock\n (*)
  4021. * APB1LENR SPI2EN LL_C1_APB1_GRP1_EnableClock\n
  4022. * APB1LENR SPI3EN LL_C1_APB1_GRP1_EnableClock\n
  4023. * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_EnableClock\n
  4024. * APB1LENR USART2EN LL_C1_APB1_GRP1_EnableClock\n
  4025. * APB1LENR USART3EN LL_C1_APB1_GRP1_EnableClock\n
  4026. * APB1LENR UART4EN LL_C1_APB1_GRP1_EnableClock\n
  4027. * APB1LENR UART5EN LL_C1_APB1_GRP1_EnableClock\n
  4028. * APB1LENR I2C1EN LL_C1_APB1_GRP1_EnableClock\n
  4029. * APB1LENR I2C2EN LL_C1_APB1_GRP1_EnableClock\n
  4030. * APB1LENR I2C3EN LL_C1_APB1_GRP1_EnableClock\n
  4031. * APB1LENR CECEN LL_C1_APB1_GRP1_EnableClock\n
  4032. * APB1LENR DAC12EN LL_C1_APB1_GRP1_EnableClock\n
  4033. * APB1LENR UART7EN LL_C1_APB1_GRP1_EnableClock\n
  4034. * APB1LENR UART8EN LL_C1_APB1_GRP1_EnableClock
  4035. * @param Periphs This parameter can be a combination of the following values:
  4036. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  4037. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  4038. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  4039. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  4040. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  4041. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  4042. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  4043. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  4044. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  4045. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  4046. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  4047. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  4048. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  4049. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  4050. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  4051. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  4052. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  4053. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  4054. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  4055. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  4056. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  4057. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  4058. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  4059. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  4060. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  4061. *
  4062. * (*) value not defined in all devices.
  4063. * @retval None
  4064. */
  4065. __STATIC_INLINE void LL_C1_APB1_GRP1_EnableClock(uint32_t Periphs)
  4066. {
  4067. __IO uint32_t tmpreg;
  4068. SET_BIT(RCC_C1->APB1LENR, Periphs);
  4069. /* Delay after an RCC peripheral clock enabling */
  4070. tmpreg = READ_BIT(RCC_C1->APB1LENR, Periphs);
  4071. (void)tmpreg;
  4072. }
  4073. /**
  4074. * @brief Check if C1 APB1 peripheral clock is enabled or not
  4075. * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4076. * APB1LENR TIM3EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4077. * APB1LENR TIM4EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4078. * APB1LENR TIM5EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4079. * APB1LENR TIM6EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4080. * APB1LENR TIM7EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4081. * APB1LENR TIM12EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4082. * APB1LENR TIM13EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4083. * APB1LENR TIM14EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4084. * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4085. * APB1LENR WWDG2EN LL_C1_APB1_GRP1_IsEnabledClock\n (*)
  4086. * APB1LENR SPI2EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4087. * APB1LENR SPI3EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4088. * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_IsEnabledClock\n
  4089. * APB1LENR USART2EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4090. * APB1LENR USART3EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4091. * APB1LENR UART4EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4092. * APB1LENR UART5EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4093. * APB1LENR I2C1EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4094. * APB1LENR I2C2EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4095. * APB1LENR I2C3EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4096. * APB1LENR CECEN LL_C1_APB1_GRP1_IsEnabledClock\n
  4097. * APB1LENR DAC12EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4098. * APB1LENR UART7EN LL_C1_APB1_GRP1_IsEnabledClock\n
  4099. * APB1LENR UART8EN LL_C1_APB1_GRP1_IsEnabledClock
  4100. * @param Periphs This parameter can be a combination of the following values:
  4101. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  4102. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  4103. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  4104. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  4105. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  4106. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  4107. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  4108. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  4109. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  4110. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  4111. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  4112. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  4113. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  4114. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  4115. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  4116. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  4117. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  4118. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  4119. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  4120. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  4121. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  4122. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  4123. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  4124. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  4125. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  4126. *
  4127. * (*) value not defined in all devices.
  4128. * @retval uint32_t
  4129. */
  4130. __STATIC_INLINE uint32_t LL_C1_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
  4131. {
  4132. return ((READ_BIT(RCC_C1->APB1LENR, Periphs) == Periphs)?1U:0U);
  4133. }
  4134. /**
  4135. * @brief Disable C1 APB1 peripherals clock.
  4136. * @rmtoll APB1LENR TIM2EN LL_C1_APB1_GRP1_DisableClock\n
  4137. * APB1LENR TIM3EN LL_C1_APB1_GRP1_DisableClock\n
  4138. * APB1LENR TIM4EN LL_C1_APB1_GRP1_DisableClock\n
  4139. * APB1LENR TIM5EN LL_C1_APB1_GRP1_DisableClock\n
  4140. * APB1LENR TIM6EN LL_C1_APB1_GRP1_DisableClock\n
  4141. * APB1LENR TIM7EN LL_C1_APB1_GRP1_DisableClock\n
  4142. * APB1LENR TIM12EN LL_C1_APB1_GRP1_DisableClock\n
  4143. * APB1LENR TIM13EN LL_C1_APB1_GRP1_DisableClock\n
  4144. * APB1LENR TIM14EN LL_C1_APB1_GRP1_DisableClock\n
  4145. * APB1LENR LPTIM1EN LL_C1_APB1_GRP1_DisableClock\n
  4146. * APB1LENR WWDG2EN LL_C1_APB1_GRP1_DisableClock\n (*)
  4147. * APB1LENR SPI2EN LL_C1_APB1_GRP1_DisableClock\n
  4148. * APB1LENR SPI3EN LL_C1_APB1_GRP1_DisableClock\n
  4149. * APB1LENR SPDIFRXEN LL_C1_APB1_GRP1_DisableClock\n
  4150. * APB1LENR USART2EN LL_C1_APB1_GRP1_DisableClock\n
  4151. * APB1LENR USART3EN LL_C1_APB1_GRP1_DisableClock\n
  4152. * APB1LENR UART4EN LL_C1_APB1_GRP1_DisableClock\n
  4153. * APB1LENR UART5EN LL_C1_APB1_GRP1_DisableClock\n
  4154. * APB1LENR I2C1EN LL_C1_APB1_GRP1_DisableClock\n
  4155. * APB1LENR I2C2EN LL_C1_APB1_GRP1_DisableClock\n
  4156. * APB1LENR I2C3EN LL_C1_APB1_GRP1_DisableClock\n
  4157. * APB1LENR CECEN LL_C1_APB1_GRP1_DisableClock\n
  4158. * APB1LENR DAC12EN LL_C1_APB1_GRP1_DisableClock\n
  4159. * APB1LENR UART7EN LL_C1_APB1_GRP1_DisableClock\n
  4160. * APB1LENR UART8EN LL_C1_APB1_GRP1_DisableClock
  4161. * @param Periphs This parameter can be a combination of the following values:
  4162. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  4163. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  4164. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  4165. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  4166. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  4167. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  4168. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  4169. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  4170. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  4171. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  4172. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  4173. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  4174. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  4175. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  4176. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  4177. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  4178. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  4179. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  4180. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  4181. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  4182. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  4183. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  4184. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  4185. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  4186. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  4187. *
  4188. * (*) value not defined in all devices.
  4189. * @retval uint32_t
  4190. */
  4191. __STATIC_INLINE void LL_C1_APB1_GRP1_DisableClock(uint32_t Periphs)
  4192. {
  4193. CLEAR_BIT(RCC_C1->APB1LENR, Periphs);
  4194. }
  4195. /**
  4196. * @brief Enable C1 APB1 peripherals clock during Low Power (Sleep) mode.
  4197. * @rmtoll APB1LLPENR TIM2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4198. * APB1LLPENR TIM3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4199. * APB1LLPENR TIM4LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4200. * APB1LLPENR TIM5LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4201. * APB1LLPENR TIM6LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4202. * APB1LLPENR TIM7LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4203. * APB1LLPENR TIM12LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4204. * APB1LLPENR TIM13LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4205. * APB1LLPENR TIM14LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4206. * APB1LLPENR LPTIM1LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4207. * APB1LLPENR WWDG2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n (*)
  4208. * APB1LLPENR SPI2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4209. * APB1LLPENR SPI3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4210. * APB1LLPENR SPDIFRXLPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4211. * APB1LLPENR USART2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4212. * APB1LLPENR USART3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4213. * APB1LLPENR UART4LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4214. * APB1LLPENR UART5LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4215. * APB1LLPENR I2C1LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4216. * APB1LLPENR I2C2LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4217. * APB1LLPENR I2C3LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4218. * APB1LLPENR CECLPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4219. * APB1LLPENR DAC12LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4220. * APB1LLPENR UART7LPEN LL_C1_APB1_GRP1_EnableClockSleep\n
  4221. * APB1LLPENR UART8LPEN LL_C1_APB1_GRP1_EnableClockSleep
  4222. * @param Periphs This parameter can be a combination of the following values:
  4223. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  4224. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  4225. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  4226. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  4227. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  4228. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  4229. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  4230. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  4231. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  4232. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  4233. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  4234. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  4235. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  4236. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  4237. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  4238. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  4239. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  4240. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  4241. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  4242. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  4243. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  4244. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  4245. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  4246. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  4247. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  4248. *
  4249. * (*) value not defined in all devices.
  4250. * @retval None
  4251. */
  4252. __STATIC_INLINE void LL_C1_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
  4253. {
  4254. __IO uint32_t tmpreg;
  4255. SET_BIT(RCC_C1->APB1LLPENR, Periphs);
  4256. /* Delay after an RCC peripheral clock enabling */
  4257. tmpreg = READ_BIT(RCC_C1->APB1LLPENR, Periphs);
  4258. (void)tmpreg;
  4259. }
  4260. /**
  4261. * @brief Disable C1 APB1 peripherals clock during Low Power (Sleep) mode.
  4262. * @rmtoll APB1LLPENR TIM2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4263. * APB1LLPENR TIM3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4264. * APB1LLPENR TIM4LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4265. * APB1LLPENR TIM5LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4266. * APB1LLPENR TIM6LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4267. * APB1LLPENR TIM7LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4268. * APB1LLPENR TIM12LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4269. * APB1LLPENR TIM13LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4270. * APB1LLPENR TIM14LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4271. * APB1LLPENR LPTIM1LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4272. * APB1LLPENR WWDG2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n (*)
  4273. * APB1LLPENR SPI2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4274. * APB1LLPENR SPI3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4275. * APB1LLPENR SPDIFRXLPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4276. * APB1LLPENR USART2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4277. * APB1LLPENR USART3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4278. * APB1LLPENR UART4LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4279. * APB1LLPENR UART5LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4280. * APB1LLPENR I2C1LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4281. * APB1LLPENR I2C2LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4282. * APB1LLPENR I2C3LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4283. * APB1LLPENR CECLPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4284. * APB1LLPENR DAC12LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4285. * APB1LLPENR UART7LPEN LL_C1_APB1_GRP1_DisableClockSleep\n
  4286. * APB1LLPENR UART8LPEN LL_C1_APB1_GRP1_DisableClockSleep
  4287. * @param Periphs This parameter can be a combination of the following values:
  4288. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  4289. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  4290. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  4291. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  4292. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  4293. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  4294. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  4295. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  4296. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  4297. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  4298. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  4299. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  4300. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  4301. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  4302. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  4303. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  4304. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  4305. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  4306. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  4307. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  4308. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  4309. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  4310. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  4311. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  4312. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  4313. *
  4314. * (*) value not defined in all devices.
  4315. * @retval None
  4316. */
  4317. __STATIC_INLINE void LL_C1_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
  4318. {
  4319. CLEAR_BIT(RCC_C1->APB1LLPENR, Periphs);
  4320. }
  4321. /**
  4322. * @brief Enable C1 APB1 peripherals clock.
  4323. * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_EnableClock\n
  4324. * APB1HENR SWPMIEN LL_C1_APB1_GRP2_EnableClock\n
  4325. * APB1HENR OPAMPEN LL_C1_APB1_GRP2_EnableClock\n
  4326. * APB1HENR MDIOSEN LL_C1_APB1_GRP2_EnableClock\n
  4327. * APB1HENR FDCANEN LL_C1_APB1_GRP2_EnableClock
  4328. * @param Periphs This parameter can be a combination of the following values:
  4329. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  4330. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  4331. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  4332. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  4333. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  4334. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  4335. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  4336. *
  4337. * (*) value not defined in all devices.
  4338. * @retval None
  4339. */
  4340. __STATIC_INLINE void LL_C1_APB1_GRP2_EnableClock(uint32_t Periphs)
  4341. {
  4342. __IO uint32_t tmpreg;
  4343. SET_BIT(RCC_C1->APB1HENR, Periphs);
  4344. /* Delay after an RCC peripheral clock enabling */
  4345. tmpreg = READ_BIT(RCC_C1->APB1HENR, Periphs);
  4346. (void)tmpreg;
  4347. }
  4348. /**
  4349. * @brief Check if C1 APB1 peripheral clock is enabled or not
  4350. * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_IsEnabledClock\n
  4351. * APB1HENR SWPMIEN LL_C1_APB1_GRP2_IsEnabledClock\n
  4352. * APB1HENR OPAMPEN LL_C1_APB1_GRP2_IsEnabledClock\n
  4353. * APB1HENR MDIOSEN LL_C1_APB1_GRP2_IsEnabledClock\n
  4354. * APB1HENR FDCANEN LL_C1_APB1_GRP2_IsEnabledClock
  4355. * @param Periphs This parameter can be a combination of the following values:
  4356. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  4357. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  4358. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  4359. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  4360. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  4361. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  4362. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  4363. *
  4364. * (*) value not defined in all devices.
  4365. * @retval uint32_t
  4366. */
  4367. __STATIC_INLINE uint32_t LL_C1_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
  4368. {
  4369. return ((READ_BIT(RCC_C1->APB1HENR, Periphs) == Periphs)?1U:0U);
  4370. }
  4371. /**
  4372. * @brief Disable C1 APB1 peripherals clock.
  4373. * @rmtoll APB1HENR CRSEN LL_C1_APB1_GRP2_DisableClock\n
  4374. * APB1HENR SWPMIEN LL_C1_APB1_GRP2_DisableClock\n
  4375. * APB1HENR OPAMPEN LL_C1_APB1_GRP2_DisableClock\n
  4376. * APB1HENR MDIOSEN LL_C1_APB1_GRP2_DisableClock\n
  4377. * APB1HENR FDCANEN LL_C1_APB1_GRP2_DisableClock
  4378. * @param Periphs This parameter can be a combination of the following values:
  4379. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  4380. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  4381. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  4382. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  4383. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  4384. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  4385. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  4386. *
  4387. * (*) value not defined in all devices.
  4388. * @retval None
  4389. */
  4390. __STATIC_INLINE void LL_C1_APB1_GRP2_DisableClock(uint32_t Periphs)
  4391. {
  4392. CLEAR_BIT(RCC_C1->APB1HENR, Periphs);
  4393. }
  4394. /**
  4395. * @brief Enable C1 APB1 peripherals clock during Low Power (Sleep) mode.
  4396. * @rmtoll APB1HLPENR CRSLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
  4397. * APB1HLPENR SWPMILPEN LL_C1_APB1_GRP2_EnableClockSleep\n
  4398. * APB1HLPENR OPAMPLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
  4399. * APB1HLPENR MDIOSLPEN LL_C1_APB1_GRP2_EnableClockSleep\n
  4400. * APB1HLPENR FDCANLPEN LL_C1_APB1_GRP2_EnableClockSleep
  4401. * @param Periphs This parameter can be a combination of the following values:
  4402. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  4403. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  4404. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  4405. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  4406. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  4407. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  4408. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  4409. *
  4410. * (*) value not defined in all devices.
  4411. * @retval None
  4412. */
  4413. __STATIC_INLINE void LL_C1_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
  4414. {
  4415. __IO uint32_t tmpreg;
  4416. SET_BIT(RCC_C1->APB1HLPENR, Periphs);
  4417. /* Delay after an RCC peripheral clock enabling */
  4418. tmpreg = READ_BIT(RCC_C1->APB1HLPENR, Periphs);
  4419. (void)tmpreg;
  4420. }
  4421. /**
  4422. * @brief Disable C1 APB1 peripherals clock during Low Power (Sleep) mode.
  4423. * @rmtoll APB1HLPENR CRSLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
  4424. * APB1HLPENR SWPMILPEN LL_C1_APB1_GRP2_DisableClockSleep\n
  4425. * APB1HLPENR OPAMPLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
  4426. * APB1HLPENR MDIOSLPEN LL_C1_APB1_GRP2_DisableClockSleep\n
  4427. * APB1HLPENR FDCANLPEN LL_C1_APB1_GRP2_DisableClockSleep
  4428. * @param Periphs This parameter can be a combination of the following values:
  4429. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  4430. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  4431. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  4432. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  4433. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  4434. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  4435. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  4436. *
  4437. * (*) value not defined in all devices.
  4438. * @retval None
  4439. */
  4440. __STATIC_INLINE void LL_C1_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
  4441. {
  4442. CLEAR_BIT(RCC_C1->APB1HLPENR, Periphs);
  4443. }
  4444. /**
  4445. * @}
  4446. */
  4447. /** @addtogroup BUS_LL_EF_APB2 APB2
  4448. * @{
  4449. */
  4450. /**
  4451. * @brief Enable C1 APB2 peripherals clock.
  4452. * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_EnableClock\n
  4453. * APB2ENR TIM8EN LL_C1_APB2_GRP1_EnableClock\n
  4454. * APB2ENR USART1EN LL_C1_APB2_GRP1_EnableClock\n
  4455. * APB2ENR USART6EN LL_C1_APB2_GRP1_EnableClock\n
  4456. * APB2ENR UART9EN LL_C1_APB2_GRP1_EnableClock\n (*)
  4457. * APB2ENR USART10EN LL_C1_APB2_GRP1_EnableClock\n (*)
  4458. * APB2ENR SPI1EN LL_C1_APB2_GRP1_EnableClock\n
  4459. * APB2ENR SPI4EN LL_C1_APB2_GRP1_EnableClock\n
  4460. * APB2ENR TIM15EN LL_C1_APB2_GRP1_EnableClock\n
  4461. * APB2ENR TIM16EN LL_C1_APB2_GRP1_EnableClock\n
  4462. * APB2ENR TIM17EN LL_C1_APB2_GRP1_EnableClock\n
  4463. * APB2ENR SPI5EN LL_C1_APB2_GRP1_EnableClock\n
  4464. * APB2ENR SAI1EN LL_C1_APB2_GRP1_EnableClock\n
  4465. * APB2ENR SAI2EN LL_C1_APB2_GRP1_EnableClock\n
  4466. * APB2ENR SAI3EN LL_C1_APB2_GRP1_EnableClock\n (*)
  4467. * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_EnableClock\n
  4468. * APB2ENR HRTIMEN LL_C1_APB2_GRP1_EnableClock (*)
  4469. * @param Periphs This parameter can be a combination of the following values:
  4470. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  4471. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  4472. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  4473. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  4474. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  4475. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  4476. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  4477. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  4478. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  4479. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  4480. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  4481. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  4482. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  4483. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  4484. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  4485. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  4486. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  4487. *
  4488. * (*) value not defined in all devices.
  4489. * @retval None
  4490. */
  4491. __STATIC_INLINE void LL_C1_APB2_GRP1_EnableClock(uint32_t Periphs)
  4492. {
  4493. __IO uint32_t tmpreg;
  4494. SET_BIT(RCC_C1->APB2ENR, Periphs);
  4495. /* Delay after an RCC peripheral clock enabling */
  4496. tmpreg = READ_BIT(RCC_C1->APB2ENR, Periphs);
  4497. (void)tmpreg;
  4498. }
  4499. /**
  4500. * @brief Check if C1 APB2 peripheral clock is enabled or not
  4501. * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4502. * APB2ENR TIM8EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4503. * APB2ENR USART1EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4504. * APB2ENR USART6EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4505. * APB2ENR UART9EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
  4506. * APB2ENR USART10EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
  4507. * APB2ENR SPI1EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4508. * APB2ENR SPI4EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4509. * APB2ENR TIM15EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4510. * APB2ENR TIM16EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4511. * APB2ENR TIM17EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4512. * APB2ENR SPI5EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4513. * APB2ENR SAI1EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4514. * APB2ENR SAI2EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4515. * APB2ENR SAI3EN LL_C1_APB2_GRP1_IsEnabledClock\n (*)
  4516. * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_IsEnabledClock\n
  4517. * APB2ENR HRTIMEN LL_C1_APB2_GRP1_IsEnabledClock (*)
  4518. * @param Periphs This parameter can be a combination of the following values:
  4519. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  4520. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  4521. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  4522. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  4523. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  4524. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  4525. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  4526. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  4527. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  4528. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  4529. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  4530. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  4531. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  4532. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  4533. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  4534. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  4535. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  4536. *
  4537. * (*) value not defined in all devices.
  4538. * @retval None
  4539. */
  4540. __STATIC_INLINE uint32_t LL_C1_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
  4541. {
  4542. return ((READ_BIT(RCC_C1->APB2ENR, Periphs) == Periphs)?1U:0U);
  4543. }
  4544. /**
  4545. * @brief Disable C1 APB2 peripherals clock.
  4546. * @rmtoll APB2ENR TIM1EN LL_C1_APB2_GRP1_DisableClock\n
  4547. * APB2ENR TIM8EN LL_C1_APB2_GRP1_DisableClock\n
  4548. * APB2ENR USART1EN LL_C1_APB2_GRP1_DisableClock\n
  4549. * APB2ENR USART6EN LL_C1_APB2_GRP1_DisableClock\n
  4550. * APB2ENR UART9EN LL_C1_APB2_GRP1_DisableClock\n (*)
  4551. * APB2ENR USART10EN LL_C1_APB2_GRP1_DisableClock\n (*)
  4552. * APB2ENR SPI1EN LL_C1_APB2_GRP1_DisableClock\n
  4553. * APB2ENR SPI4EN LL_C1_APB2_GRP1_DisableClock\n
  4554. * APB2ENR TIM15EN LL_C1_APB2_GRP1_DisableClock\n
  4555. * APB2ENR TIM16EN LL_C1_APB2_GRP1_DisableClock\n
  4556. * APB2ENR TIM17EN LL_C1_APB2_GRP1_DisableClock\n
  4557. * APB2ENR SPI5EN LL_C1_APB2_GRP1_DisableClock\n
  4558. * APB2ENR SAI1EN LL_C1_APB2_GRP1_DisableClock\n
  4559. * APB2ENR SAI2EN LL_C1_APB2_GRP1_DisableClock\n
  4560. * APB2ENR SAI3EN LL_C1_APB2_GRP1_DisableClock\n (*)
  4561. * APB2ENR DFSDM1EN LL_C1_APB2_GRP1_DisableClock\n
  4562. * APB2ENR HRTIMEN LL_C1_APB2_GRP1_DisableClock (*)
  4563. * @param Periphs This parameter can be a combination of the following values:
  4564. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  4565. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  4566. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  4567. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  4568. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  4569. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  4570. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  4571. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  4572. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  4573. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  4574. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  4575. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  4576. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  4577. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  4578. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  4579. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  4580. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  4581. *
  4582. * (*) value not defined in all devices.
  4583. * @retval None
  4584. */
  4585. __STATIC_INLINE void LL_C1_APB2_GRP1_DisableClock(uint32_t Periphs)
  4586. {
  4587. CLEAR_BIT(RCC_C1->APB2ENR, Periphs);
  4588. }
  4589. /**
  4590. * @brief Enable C1 APB2 peripherals clock during Low Power (Sleep) mode.
  4591. * @rmtoll APB2LPENR TIM1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4592. * APB2LPENR TIM8LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4593. * APB2LPENR USART1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4594. * APB2LPENR USART6LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4595. * APB2ENR UART9EN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
  4596. * APB2ENR USART10EN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
  4597. * APB2LPENR SPI1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4598. * APB2LPENR SPI4LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4599. * APB2LPENR TIM15LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4600. * APB2LPENR TIM16LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4601. * APB2LPENR TIM17LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4602. * APB2LPENR SPI5LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4603. * APB2LPENR SAI1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4604. * APB2LPENR SAI2LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4605. * APB2LPENR SAI3LPEN LL_C1_APB2_GRP1_EnableClockSleep\n (*)
  4606. * APB2LPENR DFSDM1LPEN LL_C1_APB2_GRP1_EnableClockSleep\n
  4607. * APB2LPENR HRTIMLPEN LL_C1_APB2_GRP1_EnableClockSleep (*)
  4608. * @param Periphs This parameter can be a combination of the following values:
  4609. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  4610. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  4611. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  4612. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  4613. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  4614. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  4615. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  4616. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  4617. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  4618. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  4619. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  4620. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  4621. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  4622. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  4623. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  4624. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  4625. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  4626. *
  4627. * (*) value not defined in all devices.
  4628. * @retval None
  4629. */
  4630. __STATIC_INLINE void LL_C1_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
  4631. {
  4632. __IO uint32_t tmpreg;
  4633. SET_BIT(RCC_C1->APB2LPENR, Periphs);
  4634. /* Delay after an RCC peripheral clock enabling */
  4635. tmpreg = READ_BIT(RCC_C1->APB2LPENR, Periphs);
  4636. (void)tmpreg;
  4637. }
  4638. /**
  4639. * @brief Disable C1 APB2 peripherals clock during Low Power (Sleep) mode.
  4640. * @rmtoll APB2LPENR TIM1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4641. * APB2LPENR TIM8LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4642. * APB2LPENR USART1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4643. * APB2LPENR UART9LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
  4644. * APB2LPENR USART10LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
  4645. * APB2LPENR USART6LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4646. * APB2LPENR SPI1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4647. * APB2LPENR SPI4LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4648. * APB2LPENR TIM15LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4649. * APB2LPENR TIM16LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4650. * APB2LPENR TIM17LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4651. * APB2LPENR SPI5LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4652. * APB2LPENR SAI1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4653. * APB2LPENR SAI2LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4654. * APB2LPENR SAI3LPEN LL_C1_APB2_GRP1_DisableClockSleep\n (*)
  4655. * APB2LPENR DFSDM1LPEN LL_C1_APB2_GRP1_DisableClockSleep\n
  4656. * APB2LPENR HRTIMLPEN LL_C1_APB2_GRP1_DisableClockSleep (*)
  4657. * @param Periphs This parameter can be a combination of the following values:
  4658. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  4659. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  4660. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  4661. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  4662. * @arg @ref LL_APB2_GRP1_PERIPH_UART9 (*)
  4663. * @arg @ref LL_APB2_GRP1_PERIPH_USART10 (*)
  4664. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  4665. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  4666. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  4667. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  4668. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  4669. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  4670. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  4671. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  4672. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  4673. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  4674. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  4675. *
  4676. * (*) value not defined in all devices.
  4677. * @retval None
  4678. */
  4679. __STATIC_INLINE void LL_C1_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
  4680. {
  4681. CLEAR_BIT(RCC_C1->APB2LPENR, Periphs);
  4682. }
  4683. /**
  4684. * @}
  4685. */
  4686. /** @addtogroup BUS_LL_EF_APB4 APB4
  4687. * @{
  4688. */
  4689. /**
  4690. * @brief Enable C1 APB4 peripherals clock.
  4691. * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_EnableClock\n
  4692. * APB4ENR LPUART1EN LL_C1_APB4_GRP1_EnableClock\n
  4693. * APB4ENR SPI6EN LL_C1_APB4_GRP1_EnableClock\n
  4694. * APB4ENR I2C4EN LL_C1_APB4_GRP1_EnableClock\n
  4695. * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_EnableClock\n
  4696. * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_EnableClock\n
  4697. * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_EnableClock\n (*)
  4698. * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_EnableClock\n (*)
  4699. * APB4ENR DAC2EN LL_C1_APB4_GRP1_EnableClock\n (*)
  4700. * APB4ENR COMP12EN LL_C1_APB4_GRP1_EnableClock\n
  4701. * APB4ENR VREFEN LL_C1_APB4_GRP1_EnableClock\n
  4702. * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_EnableClock\n
  4703. * APB4ENR SAI4EN LL_C1_APB4_GRP1_EnableClock\n (*)
  4704. * APB4ENR DTSEN LL_C1_APB4_GRP1_EnableClock\n (*)
  4705. * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_EnableClock (*)
  4706. * @param Periphs This parameter can be a combination of the following values:
  4707. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  4708. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  4709. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  4710. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  4711. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  4712. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  4713. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  4714. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  4715. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  4716. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  4717. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  4718. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  4719. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  4720. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  4721. *
  4722. * (*) value not defined in all devices.
  4723. * @retval None
  4724. */
  4725. __STATIC_INLINE void LL_C1_APB4_GRP1_EnableClock(uint32_t Periphs)
  4726. {
  4727. __IO uint32_t tmpreg;
  4728. SET_BIT(RCC_C1->APB4ENR, Periphs);
  4729. /* Delay after an RCC peripheral clock enabling */
  4730. tmpreg = READ_BIT(RCC_C1->APB4ENR, Periphs);
  4731. (void)tmpreg;
  4732. }
  4733. /**
  4734. * @brief Check if C1 APB4 peripheral clock is enabled or not
  4735. * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_IsEnabledClock\n
  4736. * APB4ENR LPUART1EN LL_C1_APB4_GRP1_IsEnabledClock\n
  4737. * APB4ENR SPI6EN LL_C1_APB4_GRP1_IsEnabledClock\n
  4738. * APB4ENR I2C4EN LL_C1_APB4_GRP1_IsEnabledClock\n
  4739. * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_IsEnabledClock\n
  4740. * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_IsEnabledClock\n
  4741. * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
  4742. * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
  4743. * APB4ENR COMP12EN LL_C1_APB4_GRP1_IsEnabledClock\n
  4744. * APB4ENR VREFEN LL_C1_APB4_GRP1_IsEnabledClock\n
  4745. * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_IsEnabledClock\n
  4746. * APB4ENR SAI4EN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
  4747. * APB4ENR DTSEN LL_C1_APB4_GRP1_IsEnabledClock\n (*)
  4748. * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_IsEnabledClock (*)
  4749. * @param Periphs This parameter can be a combination of the following values:
  4750. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  4751. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  4752. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  4753. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  4754. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  4755. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  4756. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  4757. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  4758. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  4759. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  4760. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  4761. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  4762. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  4763. *
  4764. * (*) value not defined in all devices.
  4765. * @retval uint32_t
  4766. */
  4767. __STATIC_INLINE uint32_t LL_C1_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
  4768. {
  4769. return ((READ_BIT(RCC_C1->APB4ENR, Periphs) == Periphs)?1U:0U);
  4770. }
  4771. /**
  4772. * @brief Disable C1 APB4 peripherals clock.
  4773. * @rmtoll APB4ENR SYSCFGEN LL_C1_APB4_GRP1_DisableClock\n
  4774. * APB4ENR LPUART1EN LL_C1_APB4_GRP1_DisableClock\n
  4775. * APB4ENR SPI6EN LL_C1_APB4_GRP1_DisableClock\n
  4776. * APB4ENR I2C4EN LL_C1_APB4_GRP1_DisableClock\n
  4777. * APB4ENR LPTIM2EN LL_C1_APB4_GRP1_DisableClock\n
  4778. * APB4ENR LPTIM3EN LL_C1_APB4_GRP1_DisableClock\n
  4779. * APB4ENR LPTIM4EN LL_C1_APB4_GRP1_DisableClock\n (*)
  4780. * APB4ENR LPTIM5EN LL_C1_APB4_GRP1_DisableClock\n (*)
  4781. * APB4ENR COMP12EN LL_C1_APB4_GRP1_DisableClock\n
  4782. * APB4ENR VREFEN LL_C1_APB4_GRP1_DisableClock\n
  4783. * APB4ENR RTCAPBEN LL_C1_APB4_GRP1_DisableClock\n
  4784. * APB4ENR SAI4EN LL_C1_APB4_GRP1_DisableClock\n (*)
  4785. * APB4ENR DTSEN LL_C1_APB4_GRP1_DisableClock\n (*)
  4786. * APB4ENR DFSDM2EN LL_C1_APB4_GRP1_DisableClock (*)
  4787. * @param Periphs This parameter can be a combination of the following values:
  4788. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  4789. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  4790. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  4791. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  4792. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  4793. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  4794. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  4795. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  4796. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  4797. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  4798. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  4799. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  4800. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  4801. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  4802. *
  4803. * (*) value not defined in all devices.
  4804. * @retval None
  4805. */
  4806. __STATIC_INLINE void LL_C1_APB4_GRP1_DisableClock(uint32_t Periphs)
  4807. {
  4808. CLEAR_BIT(RCC_C1->APB4ENR, Periphs);
  4809. }
  4810. /**
  4811. * @brief Enable C1 APB4 peripherals clock during Low Power (Sleep) mode.
  4812. * @rmtoll APB4LPENR SYSCFGLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4813. * APB4LPENR LPUART1LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4814. * APB4LPENR SPI6LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4815. * APB4LPENR I2C4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4816. * APB4LPENR LPTIM2LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4817. * APB4LPENR LPTIM3LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
  4818. * APB4LPENR LPTIM4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
  4819. * APB4LPENR LPTIM5LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4820. * APB4LPENR COMP12LPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4821. * APB4LPENR VREFLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4822. * APB4LPENR RTCAPBLPEN LL_C1_APB4_GRP1_EnableClockSleep\n
  4823. * APB4LPENR SAI4LPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
  4824. * APB4ENR DTSLPEN LL_C1_APB4_GRP1_EnableClockSleep\n (*)
  4825. * APB4ENR DFSDM2LPEN LL_C1_APB4_GRP1_EnableClockSleep (*)
  4826. * @param Periphs This parameter can be a combination of the following values:
  4827. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  4828. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  4829. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  4830. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  4831. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  4832. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  4833. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  4834. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  4835. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  4836. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  4837. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  4838. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  4839. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  4840. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  4841. *
  4842. * (*) value not defined in all devices.
  4843. * @retval None
  4844. */
  4845. __STATIC_INLINE void LL_C1_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
  4846. {
  4847. __IO uint32_t tmpreg;
  4848. SET_BIT(RCC_C1->APB4LPENR, Periphs);
  4849. /* Delay after an RCC peripheral clock enabling */
  4850. tmpreg = READ_BIT(RCC_C1->APB4LPENR, Periphs);
  4851. (void)tmpreg;
  4852. }
  4853. /**
  4854. * @brief Disable C1 APB4 peripherals clock during Low Power (Sleep) mode.
  4855. * @rmtoll APB4LPENR SYSCFGLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4856. * APB4LPENR LPUART1LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4857. * APB4LPENR SPI6LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4858. * APB4LPENR I2C4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4859. * APB4LPENR LPTIM2LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4860. * APB4LPENR LPTIM3LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4861. * APB4LPENR LPTIM4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4862. * APB4LPENR LPTIM5LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4863. * APB4LPENR COMP12LPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4864. * APB4LPENR VREFLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4865. * APB4LPENR RTCAPBLPEN LL_C1_APB4_GRP1_DisableClockSleep\n
  4866. * APB4LPENR SAI4LPEN LL_C1_APB4_GRP1_DisableClockSleep\n (*)
  4867. * APB4ENR DTSLPEN LL_C1_APB4_GRP1_DisableClockSleep\n (*)
  4868. * APB4ENR DFSDM2LPEN LL_C1_APB4_GRP1_DisableClockSleep (*)
  4869. * @param Periphs This parameter can be a combination of the following values:
  4870. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  4871. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  4872. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  4873. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  4874. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  4875. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  4876. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  4877. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  4878. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  4879. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  4880. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  4881. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  4882. * @arg @ref LL_APB4_GRP1_PERIPH_DTS (*)
  4883. * @arg @ref LL_APB4_GRP1_PERIPH_DFSDM2 (*)
  4884. *
  4885. * (*) value not defined in all devices.
  4886. * @retval None
  4887. */
  4888. __STATIC_INLINE void LL_C1_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
  4889. {
  4890. CLEAR_BIT(RCC_C1->APB4LPENR, Periphs);
  4891. }
  4892. /**
  4893. * @}
  4894. */
  4895. /** @addtogroup BUS_LL_EF_AHB3 AHB3
  4896. * @{
  4897. */
  4898. /**
  4899. * @brief Enable C2 AHB3 peripherals clock.
  4900. * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_EnableClock\n
  4901. * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_EnableClock\n
  4902. * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_EnableClock\n
  4903. * AHB3ENR FMCEN LL_C2_AHB3_GRP1_EnableClock\n
  4904. * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_EnableClock\n
  4905. * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_EnableClock\n
  4906. * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_EnableClock\n
  4907. * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_EnableClock\n
  4908. * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_EnableClock\n
  4909. * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_EnableClock\n
  4910. * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_EnableClock
  4911. * @param Periphs This parameter can be a combination of the following values:
  4912. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  4913. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  4914. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  4915. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  4916. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  4917. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  4918. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  4919. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  4920. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  4921. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  4922. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  4923. * @retval None
  4924. */
  4925. __STATIC_INLINE void LL_C2_AHB3_GRP1_EnableClock(uint32_t Periphs)
  4926. {
  4927. __IO uint32_t tmpreg;
  4928. SET_BIT(RCC_C2->AHB3ENR, Periphs);
  4929. /* Delay after an RCC peripheral clock enabling */
  4930. tmpreg = READ_BIT(RCC_C2->AHB3ENR, Periphs);
  4931. (void)tmpreg;
  4932. }
  4933. /**
  4934. * @brief Check if C2 AHB3 peripheral clock is enabled or not
  4935. * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4936. * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4937. * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4938. * AHB3ENR FMCEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4939. * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4940. * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4941. * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4942. * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4943. * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4944. * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_IsEnabledClock\n
  4945. * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_IsEnabledClock
  4946. * @param Periphs This parameter can be a combination of the following values:
  4947. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  4948. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  4949. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  4950. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  4951. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  4952. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  4953. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  4954. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  4955. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  4956. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  4957. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  4958. * @retval uint32_t
  4959. */
  4960. __STATIC_INLINE uint32_t LL_C2_AHB3_GRP1_IsEnabledClock(uint32_t Periphs)
  4961. {
  4962. return ((READ_BIT(RCC_C2->AHB3ENR, Periphs) == Periphs)?1U:0U);
  4963. }
  4964. /**
  4965. * @brief Disable C2 AHB3 peripherals clock.
  4966. * @rmtoll AHB3ENR MDMAEN LL_C2_AHB3_GRP1_DisableClock\n
  4967. * AHB3ENR DMA2DEN LL_C2_AHB3_GRP1_DisableClock\n
  4968. * AHB3ENR JPGDECEN LL_C2_AHB3_GRP1_DisableClock\n
  4969. * AHB3ENR FMCEN LL_C2_AHB3_GRP1_DisableClock\n
  4970. * AHB3ENR QSPIEN LL_C2_AHB3_GRP1_DisableClock\n
  4971. * AHB3ENR SDMMC1EN LL_C2_AHB3_GRP1_DisableClock\n
  4972. * AHB3ENR FLASHEN LL_C2_AHB3_GRP1_DisableClock\n
  4973. * AHB3ENR DTCM1EN LL_C2_AHB3_GRP1_DisableClock\n
  4974. * AHB3ENR DTCM2EN LL_C2_AHB3_GRP1_DisableClock\n
  4975. * AHB3ENR ITCMEN LL_C2_AHB3_GRP1_DisableClock\n
  4976. * AHB3ENR AXISRAMEN LL_C2_AHB3_GRP1_DisableClock
  4977. * @param Periphs This parameter can be a combination of the following values:
  4978. * @arg @ref LL_AHB3_GRP1_PERIPH_MDMA
  4979. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  4980. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  4981. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  4982. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  4983. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  4984. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  4985. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  4986. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  4987. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  4988. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  4989. * @retval None
  4990. */
  4991. __STATIC_INLINE void LL_C2_AHB3_GRP1_DisableClock(uint32_t Periphs)
  4992. {
  4993. CLEAR_BIT(RCC_C2->AHB3ENR, Periphs);
  4994. }
  4995. /**
  4996. * @brief Enable C2 AHB3 peripherals clock during Low Power (Sleep) mode.
  4997. * @rmtoll AHB3LPENR MDMALPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  4998. * AHB3LPENR DMA2DLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  4999. * AHB3LPENR JPGDECLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5000. * AHB3LPENR FMCLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5001. * AHB3LPENR QSPILPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5002. * AHB3LPENR SDMMC1LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5003. * AHB3LPENR FLASHLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5004. * AHB3LPENR DTCM1LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5005. * AHB3LPENR DTCM2LPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5006. * AHB3LPENR ITCMLPEN LL_C2_AHB3_GRP1_EnableClockSleep\n
  5007. * AHB3LPENR AXISRAMLPEN LL_C2_AHB3_GRP1_EnableClockSleep
  5008. * @param Periphs This parameter can be a combination of the following values:
  5009. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  5010. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  5011. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  5012. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  5013. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  5014. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  5015. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  5016. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  5017. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  5018. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  5019. * @retval None
  5020. */
  5021. __STATIC_INLINE void LL_C2_AHB3_GRP1_EnableClockSleep(uint32_t Periphs)
  5022. {
  5023. __IO uint32_t tmpreg;
  5024. SET_BIT(RCC_C2->AHB3LPENR, Periphs);
  5025. /* Delay after an RCC peripheral clock enabling */
  5026. tmpreg = READ_BIT(RCC_C2->AHB3LPENR, Periphs);
  5027. (void)tmpreg;
  5028. }
  5029. /**
  5030. * @brief Disable C2 AHB3 peripherals clock during Low Power (Sleep) mode.
  5031. * @rmtoll AHB3LPENR MDMALPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5032. * AHB3LPENR DMA2DLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5033. * AHB3LPENR JPGDECLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5034. * AHB3LPENR FMCLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5035. * AHB3LPENR QSPILPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5036. * AHB3LPENR SDMMC1LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5037. * AHB3LPENR FLASHLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5038. * AHB3LPENR DTCM1LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5039. * AHB3LPENR DTCM2LPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5040. * AHB3LPENR ITCMLPEN LL_C2_AHB3_GRP1_DisableClockSleep\n
  5041. * AHB3LPENR AXISRAMLPEN LL_C2_AHB3_GRP1_DisableClockSleep
  5042. * @param Periphs This parameter can be a combination of the following values:
  5043. * @arg @ref LL_AHB3_GRP1_PERIPH_DMA2D
  5044. * @arg @ref LL_AHB3_GRP1_PERIPH_JPGDEC (*)
  5045. * @arg @ref LL_AHB3_GRP1_PERIPH_FMC
  5046. * @arg @ref LL_AHB3_GRP1_PERIPH_QSPI (*)
  5047. * @arg @ref LL_AHB3_GRP1_PERIPH_SDMMC1
  5048. * @arg @ref LL_AHB3_GRP1_PERIPH_FLASH
  5049. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM1
  5050. * @arg @ref LL_AHB3_GRP1_PERIPH_DTCM2
  5051. * @arg @ref LL_AHB3_GRP1_PERIPH_ITCM
  5052. * @arg @ref LL_AHB3_GRP1_PERIPH_AXISRAM
  5053. * @retval None
  5054. */
  5055. __STATIC_INLINE void LL_C2_AHB3_GRP1_DisableClockSleep(uint32_t Periphs)
  5056. {
  5057. CLEAR_BIT(RCC_C2->AHB3LPENR, Periphs);
  5058. }
  5059. /**
  5060. * @}
  5061. */
  5062. /** @addtogroup BUS_LL_EF_AHB1 AHB1
  5063. * @{
  5064. */
  5065. /**
  5066. * @brief Enable C2 AHB1 peripherals clock.
  5067. * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_EnableClock\n
  5068. * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_EnableClock\n
  5069. * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_EnableClock\n
  5070. * AHB1ENR ARTEN LL_C2_AHB1_GRP1_EnableClock\n
  5071. * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_EnableClock\n
  5072. * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_EnableClock\n
  5073. * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_EnableClock\n
  5074. * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_EnableClock\n
  5075. * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_EnableClock\n
  5076. * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_EnableClock\n
  5077. * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_EnableClock
  5078. * @param Periphs This parameter can be a combination of the following values:
  5079. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  5080. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  5081. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  5082. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  5083. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  5084. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  5085. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  5086. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  5087. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  5088. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  5089. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  5090. *
  5091. * (*) value not defined in all devices.
  5092. * @retval None
  5093. */
  5094. __STATIC_INLINE void LL_C2_AHB1_GRP1_EnableClock(uint32_t Periphs)
  5095. {
  5096. __IO uint32_t tmpreg;
  5097. SET_BIT(RCC_C2->AHB1ENR, Periphs);
  5098. /* Delay after an RCC peripheral clock enabling */
  5099. tmpreg = READ_BIT(RCC_C2->AHB1ENR, Periphs);
  5100. (void)tmpreg;
  5101. }
  5102. /**
  5103. * @brief Check if C2 AHB1 peripheral clock is enabled or not
  5104. * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5105. * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5106. * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5107. * AHB1ENR ARTEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5108. * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5109. * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5110. * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5111. * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5112. * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5113. * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_IsEnabledClock\n
  5114. * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_IsEnabledClock
  5115. * @param Periphs This parameter can be a combination of the following values:
  5116. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  5117. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  5118. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  5119. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  5120. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  5121. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  5122. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  5123. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  5124. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  5125. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  5126. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  5127. *
  5128. * (*) value not defined in all devices.
  5129. * @retval uint32_t
  5130. */
  5131. __STATIC_INLINE uint32_t LL_C2_AHB1_GRP1_IsEnabledClock(uint32_t Periphs)
  5132. {
  5133. return ((READ_BIT(RCC_C2->AHB1ENR, Periphs) == Periphs)?1U:0U);
  5134. }
  5135. /**
  5136. * @brief Disable C2 AHB1 peripherals clock.
  5137. * @rmtoll AHB1ENR DMA1EN LL_C2_AHB1_GRP1_DisableClock\n
  5138. * AHB1ENR DMA2EN LL_C2_AHB1_GRP1_DisableClock\n
  5139. * AHB1ENR ADC12EN LL_C2_AHB1_GRP1_DisableClock\n
  5140. * AHB1ENR ARTEN LL_C2_AHB1_GRP1_DisableClock\n
  5141. * AHB1ENR ETH1MACEN LL_C2_AHB1_GRP1_DisableClock\n
  5142. * AHB1ENR ETH1TXEN LL_C2_AHB1_GRP1_DisableClock\n
  5143. * AHB1ENR ETH1RXEN LL_C2_AHB1_GRP1_DisableClock\n
  5144. * AHB1ENR USB1OTGHSEN LL_C2_AHB1_GRP1_DisableClock\n
  5145. * AHB1ENR USB1OTGHSULPIEN LL_C2_AHB1_GRP1_DisableClock\n
  5146. * AHB1ENR USB2OTGHSEN LL_C2_AHB1_GRP1_DisableClock\n
  5147. * AHB1ENR USB2OTGHSULPIEN LL_C2_AHB1_GRP1_DisableClock
  5148. * @param Periphs This parameter can be a combination of the following values:
  5149. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  5150. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  5151. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  5152. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  5153. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  5154. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  5155. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  5156. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  5157. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  5158. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  5159. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  5160. *
  5161. * (*) value not defined in all devices.
  5162. * @retval None
  5163. */
  5164. __STATIC_INLINE void LL_C2_AHB1_GRP1_DisableClock(uint32_t Periphs)
  5165. {
  5166. CLEAR_BIT(RCC_C2->AHB1ENR, Periphs);
  5167. }
  5168. /**
  5169. * @brief Enable C2 AHB1 peripherals clock during Low Power (Sleep) mode.
  5170. * @rmtoll AHB1LPENR DMA1LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5171. * AHB1LPENR DMA2LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5172. * AHB1LPENR ADC12LPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5173. * AHB1LPENR ARTLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5174. * AHB1LPENR ETH1MACLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5175. * AHB1LPENR ETH1TXLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5176. * AHB1LPENR ETH1RXLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5177. * AHB1LPENR USB1OTGHSLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5178. * AHB1LPENR USB1OTGHSULPILPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5179. * AHB1LPENR USB2OTGHSLPEN LL_C2_AHB1_GRP1_EnableClockSleep\n
  5180. * AHB1LPENR USB2OTGHSULPILPEN LL_C2_AHB1_GRP1_EnableClockSleep
  5181. * @param Periphs This parameter can be a combination of the following values:
  5182. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  5183. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  5184. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  5185. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  5186. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  5187. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  5188. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  5189. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  5190. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  5191. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  5192. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  5193. *
  5194. * (*) value not defined in all devices.
  5195. * @retval None
  5196. */
  5197. __STATIC_INLINE void LL_C2_AHB1_GRP1_EnableClockSleep(uint32_t Periphs)
  5198. {
  5199. __IO uint32_t tmpreg;
  5200. SET_BIT(RCC_C2->AHB1LPENR, Periphs);
  5201. /* Delay after an RCC peripheral clock enabling */
  5202. tmpreg = READ_BIT(RCC_C2->AHB1LPENR, Periphs);
  5203. (void)tmpreg;
  5204. }
  5205. /**
  5206. * @brief Disable C2 AHB1 peripherals clock during Low Power (Sleep) mode.
  5207. * @rmtoll AHB1LPENR DMA1LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5208. * AHB1LPENR DMA2LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5209. * AHB1LPENR ADC12LPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5210. * AHB1LPENR ARTLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5211. * AHB1LPENR ETH1MACLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5212. * AHB1LPENR ETH1TXLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5213. * AHB1LPENR ETH1RXLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5214. * AHB1LPENR USB1OTGHSLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5215. * AHB1LPENR USB1OTGHSULPILPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5216. * AHB1LPENR USB2OTGHSLPEN LL_C2_AHB1_GRP1_DisableClockSleep\n
  5217. * AHB1LPENR USB2OTGHSULPILPEN LL_C2_AHB1_GRP1_DisableClockSleep
  5218. * @param Periphs This parameter can be a combination of the following values:
  5219. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA1
  5220. * @arg @ref LL_AHB1_GRP1_PERIPH_DMA2
  5221. * @arg @ref LL_AHB1_GRP1_PERIPH_ADC12
  5222. * @arg @ref LL_AHB1_GRP1_PERIPH_ART (*)
  5223. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1MAC (*)
  5224. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1TX (*)
  5225. * @arg @ref LL_AHB1_GRP1_PERIPH_ETH1RX (*)
  5226. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHS
  5227. * @arg @ref LL_AHB1_GRP1_PERIPH_USB1OTGHSULPI
  5228. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHS (*)
  5229. * @arg @ref LL_AHB1_GRP1_PERIPH_USB2OTGHSULPI (*)
  5230. *
  5231. * (*) value not defined in all devices.
  5232. * @retval None
  5233. */
  5234. __STATIC_INLINE void LL_C2_AHB1_GRP1_DisableClockSleep(uint32_t Periphs)
  5235. {
  5236. CLEAR_BIT(RCC_C2->AHB1LPENR, Periphs);
  5237. }
  5238. /**
  5239. * @}
  5240. */
  5241. /** @addtogroup BUS_LL_EF_AHB2 AHB2
  5242. * @{
  5243. */
  5244. /**
  5245. * @brief Enable C2 AHB2 peripherals clock.
  5246. * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_EnableClock\n
  5247. * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_EnableClock\n
  5248. * AHB2ENR HASHEN LL_C2_AHB2_GRP1_EnableClock\n
  5249. * AHB2ENR RNGEN LL_C2_AHB2_GRP1_EnableClock\n
  5250. * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_EnableClock
  5251. * @param Periphs This parameter can be a combination of the following values:
  5252. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  5253. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  5254. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  5255. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  5256. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  5257. *
  5258. * (*) value not defined in all devices.
  5259. * @retval None
  5260. */
  5261. __STATIC_INLINE void LL_C2_AHB2_GRP1_EnableClock(uint32_t Periphs)
  5262. {
  5263. __IO uint32_t tmpreg;
  5264. SET_BIT(RCC_C2->AHB2ENR, Periphs);
  5265. /* Delay after an RCC peripheral clock enabling */
  5266. tmpreg = READ_BIT(RCC_C2->AHB2ENR, Periphs);
  5267. (void)tmpreg;
  5268. }
  5269. /**
  5270. * @brief Check if C2 AHB2 peripheral clock is enabled or not
  5271. * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_IsEnabledClock\n
  5272. * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_IsEnabledClock\n
  5273. * AHB2ENR HASHEN LL_C2_AHB2_GRP1_IsEnabledClock\n
  5274. * AHB2ENR RNGEN LL_C2_AHB2_GRP1_IsEnabledClock\n
  5275. * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_IsEnabledClock
  5276. * @param Periphs This parameter can be a combination of the following values:
  5277. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  5278. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  5279. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  5280. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  5281. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  5282. *
  5283. * (*) value not defined in all devices.
  5284. * @retval uint32_t
  5285. */
  5286. __STATIC_INLINE uint32_t LL_C2_AHB2_GRP1_IsEnabledClock(uint32_t Periphs)
  5287. {
  5288. return ((READ_BIT(RCC_C2->AHB2ENR, Periphs) == Periphs)?1U:0U);
  5289. }
  5290. /**
  5291. * @brief Disable C2 AHB2 peripherals clock.
  5292. * @rmtoll AHB2ENR DCMIEN LL_C2_AHB2_GRP1_DisableClock\n
  5293. * AHB2ENR CRYPEN LL_C2_AHB2_GRP1_DisableClock\n
  5294. * AHB2ENR HASHEN LL_C2_AHB2_GRP1_DisableClock\n
  5295. * AHB2ENR RNGEN LL_C2_AHB2_GRP1_DisableClock\n
  5296. * AHB2ENR SDMMC2EN LL_C2_AHB2_GRP1_DisableClock
  5297. * @param Periphs This parameter can be a combination of the following values:
  5298. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  5299. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  5300. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  5301. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  5302. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  5303. *
  5304. * (*) value not defined in all devices.
  5305. * @retval None
  5306. */
  5307. __STATIC_INLINE void LL_C2_AHB2_GRP1_DisableClock(uint32_t Periphs)
  5308. {
  5309. CLEAR_BIT(RCC_C2->AHB2ENR, Periphs);
  5310. }
  5311. /**
  5312. * @brief Enable C2 AHB2 peripherals clock during Low Power (Sleep) mode.
  5313. * @rmtoll AHB2LPENR DCMILPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5314. * AHB2LPENR CRYPLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5315. * AHB2LPENR HASHLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5316. * AHB2LPENR RNGLPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5317. * AHB2LPENR SDMMC2LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5318. * AHB2LPENR D2SRAM1LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5319. * AHB2LPENR D2SRAM2LPEN LL_C2_AHB2_GRP1_EnableClockSleep\n
  5320. * AHB2LPENR D2SRAM3LPEN LL_C2_AHB2_GRP1_EnableClockSleep
  5321. * @param Periphs This parameter can be a combination of the following values:
  5322. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  5323. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  5324. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  5325. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  5326. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  5327. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  5328. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  5329. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  5330. *
  5331. * (*) value not defined in all devices.
  5332. * @retval None
  5333. */
  5334. __STATIC_INLINE void LL_C2_AHB2_GRP1_EnableClockSleep(uint32_t Periphs)
  5335. {
  5336. __IO uint32_t tmpreg;
  5337. SET_BIT(RCC_C2->AHB2LPENR, Periphs);
  5338. /* Delay after an RCC peripheral clock enabling */
  5339. tmpreg = READ_BIT(RCC_C2->AHB2LPENR, Periphs);
  5340. (void)tmpreg;
  5341. }
  5342. /**
  5343. * @brief Disable C2 AHB2 peripherals clock during Low Power (Sleep) mode.
  5344. * @rmtoll AHB2LPENR DCMILPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5345. * AHB2LPENR CRYPLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5346. * AHB2LPENR HASHLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5347. * AHB2LPENR RNGLPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5348. * AHB2LPENR SDMMC2LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5349. * AHB2LPENR D2SRAM1LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5350. * AHB2LPENR D2SRAM2LPEN LL_C2_AHB2_GRP1_DisableClockSleep\n
  5351. * AHB2LPENR D2SRAM3LPEN LL_C2_AHB2_GRP1_DisableClockSleep
  5352. * @param Periphs This parameter can be a combination of the following values:
  5353. * @arg @ref LL_AHB2_GRP1_PERIPH_DCMI
  5354. * @arg @ref LL_AHB2_GRP1_PERIPH_CRYP (*)
  5355. * @arg @ref LL_AHB2_GRP1_PERIPH_HASH (*)
  5356. * @arg @ref LL_AHB2_GRP1_PERIPH_RNG
  5357. * @arg @ref LL_AHB2_GRP1_PERIPH_SDMMC2
  5358. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM1
  5359. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM2
  5360. * @arg @ref LL_AHB2_GRP1_PERIPH_D2SRAM3 (*)
  5361. *
  5362. * (*) value not defined in all devices.
  5363. * @retval None
  5364. */
  5365. __STATIC_INLINE void LL_C2_AHB2_GRP1_DisableClockSleep(uint32_t Periphs)
  5366. {
  5367. CLEAR_BIT(RCC_C2->AHB2LPENR, Periphs);
  5368. }
  5369. /**
  5370. * @}
  5371. */
  5372. /** @addtogroup BUS_LL_EF_AHB4 AHB4
  5373. * @{
  5374. */
  5375. /**
  5376. * @brief Enable C2 AHB4 peripherals clock.
  5377. * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_EnableClock\n
  5378. * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_EnableClock\n
  5379. * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_EnableClock\n
  5380. * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_EnableClock\n
  5381. * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_EnableClock\n
  5382. * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_EnableClock\n
  5383. * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_EnableClock\n
  5384. * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_EnableClock\n
  5385. * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_EnableClock\n
  5386. * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_EnableClock\n
  5387. * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_EnableClock\n
  5388. * AHB4ENR CRCEN LL_C2_AHB4_GRP1_EnableClock\n
  5389. * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_EnableClock\n
  5390. * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_EnableClock\n
  5391. * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_EnableClock\n
  5392. * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_EnableClock\n
  5393. * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_EnableClock
  5394. * @param Periphs This parameter can be a combination of the following values:
  5395. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  5396. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  5397. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  5398. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  5399. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  5400. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  5401. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  5402. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  5403. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  5404. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  5405. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  5406. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  5407. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  5408. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  5409. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  5410. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  5411. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  5412. *
  5413. * (*) value not defined in all devices.
  5414. * @retval None
  5415. */
  5416. __STATIC_INLINE void LL_C2_AHB4_GRP1_EnableClock(uint32_t Periphs)
  5417. {
  5418. __IO uint32_t tmpreg;
  5419. SET_BIT(RCC_C2->AHB4ENR, Periphs);
  5420. /* Delay after an RCC peripheral clock enabling */
  5421. tmpreg = READ_BIT(RCC_C2->AHB4ENR, Periphs);
  5422. (void)tmpreg;
  5423. }
  5424. /**
  5425. * @brief Check if C2 AHB4 peripheral clock is enabled or not
  5426. * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5427. * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5428. * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5429. * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5430. * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5431. * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5432. * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5433. * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5434. * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5435. * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5436. * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5437. * AHB4ENR CRCEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5438. * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5439. * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5440. * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5441. * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_IsEnabledClock\n
  5442. * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_IsEnabledClock
  5443. * @param Periphs This parameter can be a combination of the following values:
  5444. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  5445. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  5446. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  5447. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  5448. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  5449. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  5450. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  5451. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  5452. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  5453. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  5454. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  5455. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  5456. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  5457. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  5458. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  5459. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  5460. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  5461. *
  5462. * (*) value not defined in all devices.
  5463. * @retval uint32_t
  5464. */
  5465. __STATIC_INLINE uint32_t LL_C2_AHB4_GRP1_IsEnabledClock(uint32_t Periphs)
  5466. {
  5467. return ((READ_BIT(RCC_C2->AHB4ENR, Periphs) == Periphs)?1U:0U);
  5468. }
  5469. /**
  5470. * @brief Disable C2 AHB4 peripherals clock.
  5471. * @rmtoll AHB4ENR GPIOAEN LL_C2_AHB4_GRP1_DisableClock\n
  5472. * AHB4ENR GPIOBEN LL_C2_AHB4_GRP1_DisableClock\n
  5473. * AHB4ENR GPIOCEN LL_C2_AHB4_GRP1_DisableClock\n
  5474. * AHB4ENR GPIODEN LL_C2_AHB4_GRP1_DisableClock\n
  5475. * AHB4ENR GPIOEEN LL_C2_AHB4_GRP1_DisableClock\n
  5476. * AHB4ENR GPIOFEN LL_C2_AHB4_GRP1_DisableClock\n
  5477. * AHB4ENR GPIOGEN LL_C2_AHB4_GRP1_DisableClock\n
  5478. * AHB4ENR GPIOHEN LL_C2_AHB4_GRP1_DisableClock\n
  5479. * AHB4ENR GPIOIEN LL_C2_AHB4_GRP1_DisableClock\n
  5480. * AHB4ENR GPIOJEN LL_C2_AHB4_GRP1_DisableClock\n
  5481. * AHB4ENR GPIOKEN LL_C2_AHB4_GRP1_DisableClock\n
  5482. * AHB4ENR CRCEN LL_C2_AHB4_GRP1_DisableClock\n
  5483. * AHB4ENR BDMAEN LL_C2_AHB4_GRP1_DisableClock\n
  5484. * AHB4ENR ADC3EN LL_C2_AHB4_GRP1_DisableClock\n
  5485. * AHB4ENR HSEMEN LL_C2_AHB4_GRP1_DisableClock\n
  5486. * AHB4ENR BKPRAMEN LL_C2_AHB4_GRP1_DisableClock\n
  5487. * AHB4ENR SRAM4EN LL_C2_AHB4_GRP1_DisableClock
  5488. * @param Periphs This parameter can be a combination of the following values:
  5489. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  5490. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  5491. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  5492. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  5493. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  5494. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  5495. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  5496. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  5497. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  5498. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  5499. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  5500. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  5501. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  5502. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  5503. * @arg @ref LL_AHB4_GRP1_PERIPH_HSEM (*)
  5504. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  5505. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  5506. *
  5507. * (*) value not defined in all devices.
  5508. * @retval None
  5509. */
  5510. __STATIC_INLINE void LL_C2_AHB4_GRP1_DisableClock(uint32_t Periphs)
  5511. {
  5512. CLEAR_BIT(RCC_C2->AHB4ENR, Periphs);
  5513. }
  5514. /**
  5515. * @brief Enable C2 AHB4 peripherals clock during Low Power (Sleep) mode.
  5516. * @rmtoll AHB4LPENR GPIOALPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5517. * AHB4LPENR GPIOBLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5518. * AHB4LPENR GPIOCLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5519. * AHB4LPENR GPIODLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5520. * AHB4LPENR GPIOELPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5521. * AHB4LPENR GPIOFLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5522. * AHB4LPENR GPIOGLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5523. * AHB4LPENR GPIOHLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5524. * AHB4LPENR GPIOILPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5525. * AHB4LPENR GPIOJLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5526. * AHB4LPENR GPIOKLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5527. * AHB4LPENR CRCLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5528. * AHB4LPENR BDMALPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5529. * AHB4LPENR ADC3LPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5530. * AHB4LPENR BKPRAMLPEN LL_C2_AHB4_GRP1_EnableClockSleep\n
  5531. * AHB4LPENR SRAM4LPEN LL_C2_AHB4_GRP1_EnableClockSleep
  5532. * @param Periphs This parameter can be a combination of the following values:
  5533. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  5534. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  5535. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  5536. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  5537. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  5538. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  5539. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  5540. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  5541. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  5542. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  5543. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  5544. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  5545. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  5546. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  5547. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  5548. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  5549. * @retval None
  5550. */
  5551. __STATIC_INLINE void LL_C2_AHB4_GRP1_EnableClockSleep(uint32_t Periphs)
  5552. {
  5553. __IO uint32_t tmpreg;
  5554. SET_BIT(RCC_C2->AHB4LPENR, Periphs);
  5555. /* Delay after an RCC peripheral clock enabling */
  5556. tmpreg = READ_BIT(RCC_C2->AHB4LPENR, Periphs);
  5557. (void)tmpreg;
  5558. }
  5559. /**
  5560. * @brief Disable C2 AHB4 peripherals clock during Low Power (Sleep) mode.
  5561. * @rmtoll AHB4LPENR GPIOALPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5562. * AHB4LPENR GPIOBLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5563. * AHB4LPENR GPIOCLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5564. * AHB4LPENR GPIODLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5565. * AHB4LPENR GPIOELPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5566. * AHB4LPENR GPIOFLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5567. * AHB4LPENR GPIOGLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5568. * AHB4LPENR GPIOHLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5569. * AHB4LPENR GPIOILPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5570. * AHB4LPENR GPIOJLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5571. * AHB4LPENR GPIOKLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5572. * AHB4LPENR CRCLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5573. * AHB4LPENR BDMALPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5574. * AHB4LPENR ADC3LPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5575. * AHB4LPENR BKPRAMLPEN LL_C2_AHB4_GRP1_DisableClockSleep\n
  5576. * AHB4LPENR SRAM4LPEN LL_C2_AHB4_GRP1_DisableClockSleep
  5577. * @param Periphs This parameter can be a combination of the following values:
  5578. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOA
  5579. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOB
  5580. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOC
  5581. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOD
  5582. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOE
  5583. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOF
  5584. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOG
  5585. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOH
  5586. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOI (*)
  5587. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOJ
  5588. * @arg @ref LL_AHB4_GRP1_PERIPH_GPIOK
  5589. * @arg @ref LL_AHB4_GRP1_PERIPH_CRC (*)
  5590. * @arg @ref LL_AHB4_GRP1_PERIPH_BDMA
  5591. * @arg @ref LL_AHB4_GRP1_PERIPH_ADC3 (*)
  5592. * @arg @ref LL_AHB4_GRP1_PERIPH_BKPRAM
  5593. * @arg @ref LL_AHB4_GRP1_PERIPH_SRAM4
  5594. * @retval None
  5595. */
  5596. __STATIC_INLINE void LL_C2_AHB4_GRP1_DisableClockSleep(uint32_t Periphs)
  5597. {
  5598. CLEAR_BIT(RCC_C2->AHB4LPENR, Periphs);
  5599. }
  5600. /**
  5601. * @}
  5602. */
  5603. /** @addtogroup BUS_LL_EF_APB3 APB3
  5604. * @{
  5605. */
  5606. /**
  5607. * @brief Enable C2 APB3 peripherals clock.
  5608. * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_EnableClock\n
  5609. * APB3ENR DSIEN LL_C2_APB3_GRP1_EnableClock\n
  5610. * APB3ENR WWDG1EN LL_C2_APB3_GRP1_EnableClock
  5611. * @param Periphs This parameter can be a combination of the following values:
  5612. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  5613. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  5614. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  5615. *
  5616. * (*) value not defined in all devices.
  5617. * @retval None
  5618. */
  5619. __STATIC_INLINE void LL_C2_APB3_GRP1_EnableClock(uint32_t Periphs)
  5620. {
  5621. __IO uint32_t tmpreg;
  5622. SET_BIT(RCC_C2->APB3ENR, Periphs);
  5623. /* Delay after an RCC peripheral clock enabling */
  5624. tmpreg = READ_BIT(RCC_C2->APB3ENR, Periphs);
  5625. (void)tmpreg;
  5626. }
  5627. /**
  5628. * @brief Check if C2 APB3 peripheral clock is enabled or not
  5629. * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_IsEnabledClock\n
  5630. * APB3ENR DSIEN LL_C2_APB3_GRP1_IsEnabledClock\n
  5631. * APB3ENR WWDG1EN LL_C2_APB3_GRP1_IsEnabledClock
  5632. * @param Periphs This parameter can be a combination of the following values:
  5633. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  5634. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  5635. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  5636. *
  5637. * (*) value not defined in all devices.
  5638. * @retval uint32_t
  5639. */
  5640. __STATIC_INLINE uint32_t LL_C2_APB3_GRP1_IsEnabledClock(uint32_t Periphs)
  5641. {
  5642. return ((READ_BIT(RCC_C2->APB3ENR, Periphs) == Periphs)?1U:0U);
  5643. }
  5644. /**
  5645. * @brief Disable C2 APB3 peripherals clock.
  5646. * @rmtoll APB3ENR LTDCEN LL_C2_APB3_GRP1_DisableClock\n
  5647. * APB3ENR DSIEN LL_C2_APB3_GRP1_DisableClock\n
  5648. * APB3ENR WWDG1EN LL_C2_APB3_GRP1_DisableClock
  5649. * @param Periphs This parameter can be a combination of the following values:
  5650. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  5651. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  5652. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  5653. *
  5654. * (*) value not defined in all devices.
  5655. * @retval None
  5656. */
  5657. __STATIC_INLINE void LL_C2_APB3_GRP1_DisableClock(uint32_t Periphs)
  5658. {
  5659. CLEAR_BIT(RCC_C2->APB3ENR, Periphs);
  5660. }
  5661. /**
  5662. * @brief Enable C2 APB3 peripherals clock during Low Power (Sleep) mode.
  5663. * @rmtoll APB3LPENR LTDCLPEN LL_C2_APB3_GRP1_EnableClockSleep\n
  5664. * APB3LPENR DSILPEN LL_C2_APB3_GRP1_EnableClockSleep\n
  5665. * APB3LPENR WWDG1LPEN LL_C2_APB3_GRP1_EnableClockSleep
  5666. * @param Periphs This parameter can be a combination of the following values:
  5667. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  5668. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  5669. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  5670. *
  5671. * (*) value not defined in all devices.
  5672. * @retval None
  5673. */
  5674. __STATIC_INLINE void LL_C2_APB3_GRP1_EnableClockSleep(uint32_t Periphs)
  5675. {
  5676. __IO uint32_t tmpreg;
  5677. SET_BIT(RCC_C2->APB3LPENR, Periphs);
  5678. /* Delay after an RCC peripheral clock enabling */
  5679. tmpreg = READ_BIT(RCC_C2->APB3LPENR, Periphs);
  5680. (void)tmpreg;
  5681. }
  5682. /**
  5683. * @brief Disable C2 APB3 peripherals clock during Low Power (Sleep) mode.
  5684. * @rmtoll APB3LPENR LTDCLPEN LL_C2_APB3_GRP1_DisableClockSleep\n
  5685. * APB3LPENR DSILPEN LL_C2_APB3_GRP1_DisableClockSleep\n
  5686. * APB3LPENR WWDG1LPEN LL_C2_APB3_GRP1_DisableClockSleep
  5687. * @param Periphs This parameter can be a combination of the following values:
  5688. * @arg @ref LL_APB3_GRP1_PERIPH_LTDC (*)
  5689. * @arg @ref LL_APB3_GRP1_PERIPH_DSI (*)
  5690. * @arg @ref LL_APB3_GRP1_PERIPH_WWDG1
  5691. *
  5692. * (*) value not defined in all devices.
  5693. * @retval None
  5694. */
  5695. __STATIC_INLINE void LL_C2_APB3_GRP1_DisableClockSleep(uint32_t Periphs)
  5696. {
  5697. CLEAR_BIT(RCC_C2->APB3LPENR, Periphs);
  5698. }
  5699. /**
  5700. * @}
  5701. */
  5702. /** @addtogroup BUS_LL_EF_APB1 APB1
  5703. * @{
  5704. */
  5705. /**
  5706. * @brief Enable C2 APB1 peripherals clock.
  5707. * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_EnableClock\n
  5708. * APB1LENR TIM3EN LL_C2_APB1_GRP1_EnableClock\n
  5709. * APB1LENR TIM4EN LL_C2_APB1_GRP1_EnableClock\n
  5710. * APB1LENR TIM5EN LL_C2_APB1_GRP1_EnableClock\n
  5711. * APB1LENR TIM6EN LL_C2_APB1_GRP1_EnableClock\n
  5712. * APB1LENR TIM7EN LL_C2_APB1_GRP1_EnableClock\n
  5713. * APB1LENR TIM12EN LL_C2_APB1_GRP1_EnableClock\n
  5714. * APB1LENR TIM13EN LL_C2_APB1_GRP1_EnableClock\n
  5715. * APB1LENR TIM14EN LL_C2_APB1_GRP1_EnableClock\n
  5716. * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_EnableClock\n
  5717. * APB1LENR WWDG2EN LL_C2_APB1_GRP1_EnableClock\n
  5718. * APB1LENR SPI2EN LL_C2_APB1_GRP1_EnableClock\n
  5719. * APB1LENR SPI3EN LL_C2_APB1_GRP1_EnableClock\n
  5720. * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_EnableClock\n
  5721. * APB1LENR USART2EN LL_C2_APB1_GRP1_EnableClock\n
  5722. * APB1LENR USART3EN LL_C2_APB1_GRP1_EnableClock\n
  5723. * APB1LENR UART4EN LL_C2_APB1_GRP1_EnableClock\n
  5724. * APB1LENR UART5EN LL_C2_APB1_GRP1_EnableClock\n
  5725. * APB1LENR I2C1EN LL_C2_APB1_GRP1_EnableClock\n
  5726. * APB1LENR I2C2EN LL_C2_APB1_GRP1_EnableClock\n
  5727. * APB1LENR I2C3EN LL_C2_APB1_GRP1_EnableClock\n
  5728. * APB1LENR CECEN LL_C2_APB1_GRP1_EnableClock\n
  5729. * APB1LENR DAC12EN LL_C2_APB1_GRP1_EnableClock\n
  5730. * APB1LENR UART7EN LL_C2_APB1_GRP1_EnableClock\n
  5731. * APB1LENR UART8EN LL_C2_APB1_GRP1_EnableClock
  5732. * @param Periphs This parameter can be a combination of the following values:
  5733. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  5734. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  5735. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  5736. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  5737. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  5738. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  5739. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  5740. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  5741. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  5742. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  5743. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  5744. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  5745. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  5746. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  5747. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  5748. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  5749. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  5750. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  5751. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  5752. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  5753. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  5754. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  5755. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  5756. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  5757. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  5758. *
  5759. * (*) value not defined in all devices.
  5760. * @retval None
  5761. */
  5762. __STATIC_INLINE void LL_C2_APB1_GRP1_EnableClock(uint32_t Periphs)
  5763. {
  5764. __IO uint32_t tmpreg;
  5765. SET_BIT(RCC_C2->APB1LENR, Periphs);
  5766. /* Delay after an RCC peripheral clock enabling */
  5767. tmpreg = READ_BIT(RCC_C2->APB1LENR, Periphs);
  5768. (void)tmpreg;
  5769. }
  5770. /**
  5771. * @brief Check if C2 APB1 peripheral clock is enabled or not
  5772. * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5773. * APB1LENR TIM3EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5774. * APB1LENR TIM4EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5775. * APB1LENR TIM5EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5776. * APB1LENR TIM6EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5777. * APB1LENR TIM7EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5778. * APB1LENR TIM12EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5779. * APB1LENR TIM13EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5780. * APB1LENR TIM14EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5781. * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5782. * APB1LENR WWDG2EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5783. * APB1LENR SPI2EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5784. * APB1LENR SPI3EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5785. * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_IsEnabledClock\n
  5786. * APB1LENR USART2EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5787. * APB1LENR USART3EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5788. * APB1LENR UART4EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5789. * APB1LENR UART5EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5790. * APB1LENR I2C1EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5791. * APB1LENR I2C2EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5792. * APB1LENR I2C3EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5793. * APB1LENR CECEN LL_C2_APB1_GRP1_IsEnabledClock\n
  5794. * APB1LENR DAC12EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5795. * APB1LENR UART7EN LL_C2_APB1_GRP1_IsEnabledClock\n
  5796. * APB1LENR UART8EN LL_C2_APB1_GRP1_IsEnabledClock
  5797. * @param Periphs This parameter can be a combination of the following values:
  5798. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  5799. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  5800. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  5801. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  5802. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  5803. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  5804. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  5805. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  5806. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  5807. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  5808. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  5809. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  5810. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  5811. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  5812. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  5813. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  5814. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  5815. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  5816. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  5817. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  5818. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  5819. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  5820. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  5821. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  5822. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  5823. *
  5824. * (*) value not defined in all devices.
  5825. * @retval uint32_t
  5826. */
  5827. __STATIC_INLINE uint32_t LL_C2_APB1_GRP1_IsEnabledClock(uint32_t Periphs)
  5828. {
  5829. return ((READ_BIT(RCC_C2->APB1LENR, Periphs) == Periphs)?1U:0U);
  5830. }
  5831. /**
  5832. * @brief Disable C2 APB1 peripherals clock.
  5833. * @rmtoll APB1LENR TIM2EN LL_C2_APB1_GRP1_DisableClock\n
  5834. * APB1LENR TIM3EN LL_C2_APB1_GRP1_DisableClock\n
  5835. * APB1LENR TIM4EN LL_C2_APB1_GRP1_DisableClock\n
  5836. * APB1LENR TIM5EN LL_C2_APB1_GRP1_DisableClock\n
  5837. * APB1LENR TIM6EN LL_C2_APB1_GRP1_DisableClock\n
  5838. * APB1LENR TIM7EN LL_C2_APB1_GRP1_DisableClock\n
  5839. * APB1LENR TIM12EN LL_C2_APB1_GRP1_DisableClock\n
  5840. * APB1LENR TIM13EN LL_C2_APB1_GRP1_DisableClock\n
  5841. * APB1LENR TIM14EN LL_C2_APB1_GRP1_DisableClock\n
  5842. * APB1LENR LPTIM1EN LL_C2_APB1_GRP1_DisableClock\n
  5843. * APB1LENR WWDG2EN LL_C2_APB1_GRP1_DisableClock\n
  5844. * APB1LENR SPI2EN LL_C2_APB1_GRP1_DisableClock\n
  5845. * APB1LENR SPI3EN LL_C2_APB1_GRP1_DisableClock\n
  5846. * APB1LENR SPDIFRXEN LL_C2_APB1_GRP1_DisableClock\n
  5847. * APB1LENR USART2EN LL_C2_APB1_GRP1_DisableClock\n
  5848. * APB1LENR USART3EN LL_C2_APB1_GRP1_DisableClock\n
  5849. * APB1LENR UART4EN LL_C2_APB1_GRP1_DisableClock\n
  5850. * APB1LENR UART5EN LL_C2_APB1_GRP1_DisableClock\n
  5851. * APB1LENR I2C1EN LL_C2_APB1_GRP1_DisableClock\n
  5852. * APB1LENR I2C2EN LL_C2_APB1_GRP1_DisableClock\n
  5853. * APB1LENR I2C3EN LL_C2_APB1_GRP1_DisableClock\n
  5854. * APB1LENR CECEN LL_C2_APB1_GRP1_DisableClock\n
  5855. * APB1LENR DAC12EN LL_C2_APB1_GRP1_DisableClock\n
  5856. * APB1LENR UART7EN LL_C2_APB1_GRP1_DisableClock\n
  5857. * APB1LENR UART8EN LL_C2_APB1_GRP1_DisableClock
  5858. * @param Periphs This parameter can be a combination of the following values:
  5859. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  5860. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  5861. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  5862. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  5863. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  5864. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  5865. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  5866. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  5867. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  5868. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  5869. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  5870. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  5871. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  5872. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  5873. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  5874. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  5875. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  5876. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  5877. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  5878. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  5879. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  5880. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  5881. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  5882. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  5883. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  5884. *
  5885. * (*) value not defined in all devices.
  5886. * @retval None
  5887. */
  5888. __STATIC_INLINE void LL_C2_APB1_GRP1_DisableClock(uint32_t Periphs)
  5889. {
  5890. CLEAR_BIT(RCC_C2->APB1LENR, Periphs);
  5891. }
  5892. /**
  5893. * @brief Enable C2 APB1 peripherals clock during Low Power (Sleep) mode.
  5894. * @rmtoll APB1LLPENR TIM2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5895. * APB1LLPENR TIM3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5896. * APB1LLPENR TIM4LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5897. * APB1LLPENR TIM5LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5898. * APB1LLPENR TIM6LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5899. * APB1LLPENR TIM7LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5900. * APB1LLPENR TIM12LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5901. * APB1LLPENR TIM13LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5902. * APB1LLPENR TIM14LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5903. * APB1LLPENR LPTIM1LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5904. * APB1LLPENR WWDG2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5905. * APB1LLPENR SPI2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5906. * APB1LLPENR SPI3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5907. * APB1LLPENR SPDIFRXLPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5908. * APB1LLPENR USART2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5909. * APB1LLPENR USART3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5910. * APB1LLPENR UART4LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5911. * APB1LLPENR UART5LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5912. * APB1LLPENR I2C1LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5913. * APB1LLPENR I2C2LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5914. * APB1LLPENR I2C3LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5915. * APB1LLPENR CECLPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5916. * APB1LLPENR DAC12LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5917. * APB1LLPENR UART7LPEN LL_C2_APB1_GRP1_EnableClockSleep\n
  5918. * APB1LLPENR UART8LPEN LL_C2_APB1_GRP1_EnableClockSleep
  5919. * @param Periphs This parameter can be a combination of the following values:
  5920. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  5921. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  5922. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  5923. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  5924. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  5925. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  5926. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  5927. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  5928. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  5929. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  5930. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  5931. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  5932. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  5933. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  5934. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  5935. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  5936. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  5937. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  5938. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  5939. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  5940. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  5941. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  5942. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  5943. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  5944. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  5945. *
  5946. * (*) value not defined in all devices.
  5947. * @retval None
  5948. */
  5949. __STATIC_INLINE void LL_C2_APB1_GRP1_EnableClockSleep(uint32_t Periphs)
  5950. {
  5951. __IO uint32_t tmpreg;
  5952. SET_BIT(RCC_C2->APB1LLPENR, Periphs);
  5953. /* Delay after an RCC peripheral clock enabling */
  5954. tmpreg = READ_BIT(RCC_C2->APB1LLPENR, Periphs);
  5955. (void)tmpreg;
  5956. }
  5957. /**
  5958. * @brief Disable C2 APB1 peripherals clock during Low Power (Sleep) mode.
  5959. * @rmtoll APB1LLPENR TIM2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5960. * APB1LLPENR TIM3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5961. * APB1LLPENR TIM4LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5962. * APB1LLPENR TIM5LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5963. * APB1LLPENR TIM6LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5964. * APB1LLPENR TIM7LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5965. * APB1LLPENR TIM12LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5966. * APB1LLPENR TIM13LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5967. * APB1LLPENR TIM14LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5968. * APB1LLPENR LPTIM1LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5969. * APB1LLPENR WWDG2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5970. * APB1LLPENR SPI2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5971. * APB1LLPENR SPI3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5972. * APB1LLPENR SPDIFRXLPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5973. * APB1LLPENR USART2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5974. * APB1LLPENR USART3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5975. * APB1LLPENR UART4LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5976. * APB1LLPENR UART5LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5977. * APB1LLPENR I2C1LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5978. * APB1LLPENR I2C2LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5979. * APB1LLPENR I2C3LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5980. * APB1LLPENR CECLPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5981. * APB1LLPENR DAC12LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5982. * APB1LLPENR UART7LPEN LL_C2_APB1_GRP1_DisableClockSleep\n
  5983. * APB1LLPENR UART8LPEN LL_C2_APB1_GRP1_DisableClockSleep
  5984. * @param Periphs This parameter can be a combination of the following values:
  5985. * @arg @ref LL_APB1_GRP1_PERIPH_TIM2
  5986. * @arg @ref LL_APB1_GRP1_PERIPH_TIM3
  5987. * @arg @ref LL_APB1_GRP1_PERIPH_TIM4
  5988. * @arg @ref LL_APB1_GRP1_PERIPH_TIM5
  5989. * @arg @ref LL_APB1_GRP1_PERIPH_TIM6
  5990. * @arg @ref LL_APB1_GRP1_PERIPH_TIM7
  5991. * @arg @ref LL_APB1_GRP1_PERIPH_TIM12
  5992. * @arg @ref LL_APB1_GRP1_PERIPH_TIM13
  5993. * @arg @ref LL_APB1_GRP1_PERIPH_TIM14
  5994. * @arg @ref LL_APB1_GRP1_PERIPH_LPTIM1
  5995. * @arg @ref LL_APB1_GRP1_PERIPH_WWDG2 (*)
  5996. * @arg @ref LL_APB1_GRP1_PERIPH_SPI2
  5997. * @arg @ref LL_APB1_GRP1_PERIPH_SPI3
  5998. * @arg @ref LL_APB1_GRP1_PERIPH_SPDIFRX
  5999. * @arg @ref LL_APB1_GRP1_PERIPH_USART2
  6000. * @arg @ref LL_APB1_GRP1_PERIPH_USART3
  6001. * @arg @ref LL_APB1_GRP1_PERIPH_UART4
  6002. * @arg @ref LL_APB1_GRP1_PERIPH_UART5
  6003. * @arg @ref LL_APB1_GRP1_PERIPH_I2C1
  6004. * @arg @ref LL_APB1_GRP1_PERIPH_I2C2
  6005. * @arg @ref LL_APB1_GRP1_PERIPH_I2C3
  6006. * @arg @ref LL_APB1_GRP1_PERIPH_CEC
  6007. * @arg @ref LL_APB1_GRP1_PERIPH_DAC12
  6008. * @arg @ref LL_APB1_GRP1_PERIPH_UART7
  6009. * @arg @ref LL_APB1_GRP1_PERIPH_UART8
  6010. *
  6011. * (*) value not defined in all devices.
  6012. * @retval None
  6013. */
  6014. __STATIC_INLINE void LL_C2_APB1_GRP1_DisableClockSleep(uint32_t Periphs)
  6015. {
  6016. CLEAR_BIT(RCC_C2->APB1LLPENR, Periphs);
  6017. }
  6018. /**
  6019. * @brief Enable C2 APB1 peripherals clock.
  6020. * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_EnableClock\n
  6021. * APB1HENR SWPMIEN LL_C2_APB1_GRP2_EnableClock\n
  6022. * APB1HENR OPAMPEN LL_C2_APB1_GRP2_EnableClock\n
  6023. * APB1HENR MDIOSEN LL_C2_APB1_GRP2_EnableClock\n
  6024. * APB1HENR FDCANEN LL_C2_APB1_GRP2_EnableClock
  6025. * @param Periphs This parameter can be a combination of the following values:
  6026. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  6027. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  6028. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  6029. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  6030. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  6031. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  6032. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  6033. *
  6034. * (*) value not defined in all devices.
  6035. * @retval None
  6036. */
  6037. __STATIC_INLINE void LL_C2_APB1_GRP2_EnableClock(uint32_t Periphs)
  6038. {
  6039. __IO uint32_t tmpreg;
  6040. SET_BIT(RCC_C2->APB1HENR, Periphs);
  6041. /* Delay after an RCC peripheral clock enabling */
  6042. tmpreg = READ_BIT(RCC_C2->APB1HENR, Periphs);
  6043. (void)tmpreg;
  6044. }
  6045. /**
  6046. * @brief Check if C2 APB1 peripheral clock is enabled or not
  6047. * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_IsEnabledClock\n
  6048. * APB1HENR SWPMIEN LL_C2_APB1_GRP2_IsEnabledClock\n
  6049. * APB1HENR OPAMPEN LL_C2_APB1_GRP2_IsEnabledClock\n
  6050. * APB1HENR MDIOSEN LL_C2_APB1_GRP2_IsEnabledClock\n
  6051. * APB1HENR FDCANEN LL_C2_APB1_GRP2_IsEnabledClock
  6052. * @param Periphs This parameter can be a combination of the following values:
  6053. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  6054. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  6055. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  6056. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  6057. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  6058. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  6059. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  6060. *
  6061. * (*) value not defined in all devices.
  6062. * @retval uint32_t
  6063. */
  6064. __STATIC_INLINE uint32_t LL_C2_APB1_GRP2_IsEnabledClock(uint32_t Periphs)
  6065. {
  6066. return ((READ_BIT(RCC_C2->APB1HENR, Periphs) == Periphs)?1U:0U);
  6067. }
  6068. /**
  6069. * @brief Disable C2 APB1 peripherals clock.
  6070. * @rmtoll APB1HENR CRSEN LL_C2_APB1_GRP2_DisableClock\n
  6071. * APB1HENR SWPMIEN LL_C2_APB1_GRP2_DisableClock\n
  6072. * APB1HENR OPAMPEN LL_C2_APB1_GRP2_DisableClock\n
  6073. * APB1HENR MDIOSEN LL_C2_APB1_GRP2_DisableClock\n
  6074. * APB1HENR FDCANEN LL_C2_APB1_GRP2_DisableClock
  6075. * @param Periphs This parameter can be a combination of the following values:
  6076. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  6077. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  6078. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  6079. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  6080. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  6081. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  6082. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  6083. *
  6084. * (*) value not defined in all devices.
  6085. * @retval None
  6086. */
  6087. __STATIC_INLINE void LL_C2_APB1_GRP2_DisableClock(uint32_t Periphs)
  6088. {
  6089. CLEAR_BIT(RCC_C2->APB1HENR, Periphs);
  6090. }
  6091. /**
  6092. * @brief Enable C2 APB1 peripherals clock during Low Power (Sleep) mode.
  6093. * @rmtoll APB1HLPENR CRSLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
  6094. * APB1HLPENR SWPMILPEN LL_C2_APB1_GRP2_EnableClockSleep\n
  6095. * APB1HLPENR OPAMPLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
  6096. * APB1HLPENR MDIOSLPEN LL_C2_APB1_GRP2_EnableClockSleep\n
  6097. * APB1HLPENR FDCANLPEN LL_C2_APB1_GRP2_EnableClockSleep
  6098. * @param Periphs This parameter can be a combination of the following values:
  6099. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  6100. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  6101. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  6102. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  6103. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  6104. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  6105. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  6106. *
  6107. * (*) value not defined in all devices.
  6108. * @retval None
  6109. */
  6110. __STATIC_INLINE void LL_C2_APB1_GRP2_EnableClockSleep(uint32_t Periphs)
  6111. {
  6112. __IO uint32_t tmpreg;
  6113. SET_BIT(RCC_C2->APB1HLPENR, Periphs);
  6114. /* Delay after an RCC peripheral clock enabling */
  6115. tmpreg = READ_BIT(RCC_C2->APB1HLPENR, Periphs);
  6116. (void)tmpreg;
  6117. }
  6118. /**
  6119. * @brief Disable C2 APB1 peripherals clock during Low Power (Sleep) mode.
  6120. * @rmtoll APB1HLPENR CRSLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
  6121. * APB1HLPENR SWPMILPEN LL_C2_APB1_GRP2_DisableClockSleep\n
  6122. * APB1HLPENR OPAMPLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
  6123. * APB1HLPENR MDIOSLPEN LL_C2_APB1_GRP2_DisableClockSleep\n
  6124. * APB1HLPENR FDCANLPEN LL_C2_APB1_GRP2_DisableClockSleep
  6125. * @param Periphs This parameter can be a combination of the following values:
  6126. * @arg @ref LL_APB1_GRP2_PERIPH_CRS
  6127. * @arg @ref LL_APB1_GRP2_PERIPH_SWPMI1
  6128. * @arg @ref LL_APB1_GRP2_PERIPH_OPAMP
  6129. * @arg @ref LL_APB1_GRP2_PERIPH_MDIOS
  6130. * @arg @ref LL_APB1_GRP2_PERIPH_FDCAN
  6131. * @arg @ref LL_APB1_GRP2_PERIPH_TIM23 (*)
  6132. * @arg @ref LL_APB1_GRP2_PERIPH_TIM24 (*)
  6133. *
  6134. * (*) value not defined in all devices.
  6135. * @retval None
  6136. */
  6137. __STATIC_INLINE void LL_C2_APB1_GRP2_DisableClockSleep(uint32_t Periphs)
  6138. {
  6139. CLEAR_BIT(RCC_C2->APB1HLPENR, Periphs);
  6140. }
  6141. /**
  6142. * @}
  6143. */
  6144. /** @addtogroup BUS_LL_EF_APB2 APB2
  6145. * @{
  6146. */
  6147. /**
  6148. * @brief Enable C2 APB2 peripherals clock.
  6149. * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_EnableClock\n
  6150. * APB2ENR TIM8EN LL_C2_APB2_GRP1_EnableClock\n
  6151. * APB2ENR USART1EN LL_C2_APB2_GRP1_EnableClock\n
  6152. * APB2ENR USART6EN LL_C2_APB2_GRP1_EnableClock\n
  6153. * APB2ENR SPI1EN LL_C2_APB2_GRP1_EnableClock\n
  6154. * APB2ENR SPI4EN LL_C2_APB2_GRP1_EnableClock\n
  6155. * APB2ENR TIM15EN LL_C2_APB2_GRP1_EnableClock\n
  6156. * APB2ENR TIM16EN LL_C2_APB2_GRP1_EnableClock\n
  6157. * APB2ENR TIM17EN LL_C2_APB2_GRP1_EnableClock\n
  6158. * APB2ENR SPI5EN LL_C2_APB2_GRP1_EnableClock\n
  6159. * APB2ENR SAI1EN LL_C2_APB2_GRP1_EnableClock\n
  6160. * APB2ENR SAI2EN LL_C2_APB2_GRP1_EnableClock\n
  6161. * APB2ENR SAI3EN LL_C2_APB2_GRP1_EnableClock\n
  6162. * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_EnableClock\n
  6163. * APB2ENR HRTIMEN LL_C2_APB2_GRP1_EnableClock
  6164. * @param Periphs This parameter can be a combination of the following values:
  6165. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  6166. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  6167. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  6168. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  6169. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  6170. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  6171. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  6172. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  6173. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  6174. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  6175. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  6176. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  6177. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  6178. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  6179. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  6180. *
  6181. * (*) value not defined in all devices.
  6182. * @retval None
  6183. */
  6184. __STATIC_INLINE void LL_C2_APB2_GRP1_EnableClock(uint32_t Periphs)
  6185. {
  6186. __IO uint32_t tmpreg;
  6187. SET_BIT(RCC_C2->APB2ENR, Periphs);
  6188. /* Delay after an RCC peripheral clock enabling */
  6189. tmpreg = READ_BIT(RCC_C2->APB2ENR, Periphs);
  6190. (void)tmpreg;
  6191. }
  6192. /**
  6193. * @brief Check if C2 APB2 peripheral clock is enabled or not
  6194. * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6195. * APB2ENR TIM8EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6196. * APB2ENR USART1EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6197. * APB2ENR USART6EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6198. * APB2ENR SPI1EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6199. * APB2ENR SPI4EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6200. * APB2ENR TIM15EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6201. * APB2ENR TIM16EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6202. * APB2ENR TIM17EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6203. * APB2ENR SPI5EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6204. * APB2ENR SAI1EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6205. * APB2ENR SAI2EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6206. * APB2ENR SAI3EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6207. * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_IsEnabledClock\n
  6208. * APB2ENR HRTIMEN LL_C2_APB2_GRP1_IsEnabledClock
  6209. * @param Periphs This parameter can be a combination of the following values:
  6210. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  6211. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  6212. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  6213. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  6214. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  6215. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  6216. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  6217. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  6218. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  6219. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  6220. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  6221. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  6222. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  6223. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  6224. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  6225. *
  6226. * (*) value not defined in all devices.
  6227. * @retval uint32_t
  6228. */
  6229. __STATIC_INLINE uint32_t LL_C2_APB2_GRP1_IsEnabledClock(uint32_t Periphs)
  6230. {
  6231. return ((READ_BIT(RCC_C2->APB2ENR, Periphs) == Periphs)?1U:0U);
  6232. }
  6233. /**
  6234. * @brief Disable C2 APB2 peripherals clock.
  6235. * @rmtoll APB2ENR TIM1EN LL_C2_APB2_GRP1_DisableClock\n
  6236. * APB2ENR TIM8EN LL_C2_APB2_GRP1_DisableClock\n
  6237. * APB2ENR USART1EN LL_C2_APB2_GRP1_DisableClock\n
  6238. * APB2ENR USART6EN LL_C2_APB2_GRP1_DisableClock\n
  6239. * APB2ENR SPI1EN LL_C2_APB2_GRP1_DisableClock\n
  6240. * APB2ENR SPI4EN LL_C2_APB2_GRP1_DisableClock\n
  6241. * APB2ENR TIM15EN LL_C2_APB2_GRP1_DisableClock\n
  6242. * APB2ENR TIM16EN LL_C2_APB2_GRP1_DisableClock\n
  6243. * APB2ENR TIM17EN LL_C2_APB2_GRP1_DisableClock\n
  6244. * APB2ENR SPI5EN LL_C2_APB2_GRP1_DisableClock\n
  6245. * APB2ENR SAI1EN LL_C2_APB2_GRP1_DisableClock\n
  6246. * APB2ENR SAI2EN LL_C2_APB2_GRP1_DisableClock\n
  6247. * APB2ENR SAI3EN LL_C2_APB2_GRP1_DisableClock\n
  6248. * APB2ENR DFSDM1EN LL_C2_APB2_GRP1_DisableClock\n
  6249. * APB2ENR HRTIMEN LL_C2_APB2_GRP1_DisableClock
  6250. * @param Periphs This parameter can be a combination of the following values:
  6251. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  6252. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  6253. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  6254. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  6255. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  6256. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  6257. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  6258. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  6259. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  6260. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  6261. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  6262. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  6263. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  6264. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  6265. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  6266. *
  6267. * (*) value not defined in all devices.
  6268. * @retval None
  6269. */
  6270. __STATIC_INLINE void LL_C2_APB2_GRP1_DisableClock(uint32_t Periphs)
  6271. {
  6272. CLEAR_BIT(RCC_C2->APB2ENR, Periphs);
  6273. }
  6274. /**
  6275. * @brief Enable C2 APB2 peripherals clock during Low Power (Sleep) mode.
  6276. * @rmtoll APB2LPENR TIM1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6277. * APB2LPENR TIM8LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6278. * APB2LPENR USART1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6279. * APB2LPENR USART6LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6280. * APB2LPENR SPI1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6281. * APB2LPENR SPI4LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6282. * APB2LPENR TIM15LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6283. * APB2LPENR TIM16LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6284. * APB2LPENR TIM17LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6285. * APB2LPENR SPI5LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6286. * APB2LPENR SAI1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6287. * APB2LPENR SAI2LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6288. * APB2LPENR SAI3LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6289. * APB2LPENR DFSDM1LPEN LL_C2_APB2_GRP1_EnableClockSleep\n
  6290. * APB2LPENR HRTIMLPEN LL_C2_APB2_GRP1_EnableClockSleep
  6291. * @param Periphs This parameter can be a combination of the following values:
  6292. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  6293. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  6294. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  6295. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  6296. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  6297. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  6298. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  6299. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  6300. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  6301. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  6302. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  6303. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  6304. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  6305. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  6306. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  6307. *
  6308. * (*) value not defined in all devices.
  6309. * @retval None
  6310. */
  6311. __STATIC_INLINE void LL_C2_APB2_GRP1_EnableClockSleep(uint32_t Periphs)
  6312. {
  6313. __IO uint32_t tmpreg;
  6314. SET_BIT(RCC_C2->APB2LPENR, Periphs);
  6315. /* Delay after an RCC peripheral clock enabling */
  6316. tmpreg = READ_BIT(RCC_C2->APB2LPENR, Periphs);
  6317. (void)tmpreg;
  6318. }
  6319. /**
  6320. * @brief Disable C2 APB2 peripherals clock during Low Power (Sleep) mode.
  6321. * @rmtoll APB2LPENR TIM1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6322. * APB2LPENR TIM8LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6323. * APB2LPENR USART1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6324. * APB2LPENR USART6LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6325. * APB2LPENR SPI1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6326. * APB2LPENR SPI4LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6327. * APB2LPENR TIM15LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6328. * APB2LPENR TIM16LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6329. * APB2LPENR TIM17LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6330. * APB2LPENR SPI5LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6331. * APB2LPENR SAI1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6332. * APB2LPENR SAI2LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6333. * APB2LPENR SAI3LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6334. * APB2LPENR DFSDM1LPEN LL_C2_APB2_GRP1_DisableClockSleep\n
  6335. * APB2LPENR HRTIMLPEN LL_C2_APB2_GRP1_DisableClockSleep
  6336. * @param Periphs This parameter can be a combination of the following values:
  6337. * @arg @ref LL_APB2_GRP1_PERIPH_TIM1
  6338. * @arg @ref LL_APB2_GRP1_PERIPH_TIM8
  6339. * @arg @ref LL_APB2_GRP1_PERIPH_USART1
  6340. * @arg @ref LL_APB2_GRP1_PERIPH_USART6
  6341. * @arg @ref LL_APB2_GRP1_PERIPH_SPI1
  6342. * @arg @ref LL_APB2_GRP1_PERIPH_SPI4
  6343. * @arg @ref LL_APB2_GRP1_PERIPH_TIM15
  6344. * @arg @ref LL_APB2_GRP1_PERIPH_TIM16
  6345. * @arg @ref LL_APB2_GRP1_PERIPH_TIM17
  6346. * @arg @ref LL_APB2_GRP1_PERIPH_SPI5
  6347. * @arg @ref LL_APB2_GRP1_PERIPH_SAI1
  6348. * @arg @ref LL_APB2_GRP1_PERIPH_SAI2 (*)
  6349. * @arg @ref LL_APB2_GRP1_PERIPH_SAI3 (*)
  6350. * @arg @ref LL_APB2_GRP1_PERIPH_DFSDM1
  6351. * @arg @ref LL_APB2_GRP1_PERIPH_HRTIM (*)
  6352. *
  6353. * (*) value not defined in all devices.
  6354. * @retval None
  6355. */
  6356. __STATIC_INLINE void LL_C2_APB2_GRP1_DisableClockSleep(uint32_t Periphs)
  6357. {
  6358. CLEAR_BIT(RCC_C2->APB2LPENR, Periphs);
  6359. }
  6360. /**
  6361. * @}
  6362. */
  6363. /** @addtogroup BUS_LL_EF_APB4 APB4
  6364. * @{
  6365. */
  6366. /**
  6367. * @brief Enable C2 APB4 peripherals clock.
  6368. * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_EnableClock\n
  6369. * APB4ENR LPUART1EN LL_C2_APB4_GRP1_EnableClock\n
  6370. * APB4ENR SPI6EN LL_C2_APB4_GRP1_EnableClock\n
  6371. * APB4ENR I2C4EN LL_C2_APB4_GRP1_EnableClock\n
  6372. * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_EnableClock\n
  6373. * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_EnableClock\n
  6374. * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_EnableClock\n
  6375. * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_EnableClock\n
  6376. * APB4ENR COMP12EN LL_C2_APB4_GRP1_EnableClock\n
  6377. * APB4ENR VREFEN LL_C2_APB4_GRP1_EnableClock\n
  6378. * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_EnableClock\n
  6379. * APB4ENR SAI4EN LL_C2_APB4_GRP1_EnableClock
  6380. * @param Periphs This parameter can be a combination of the following values:
  6381. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  6382. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  6383. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  6384. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  6385. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  6386. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  6387. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  6388. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  6389. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  6390. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  6391. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  6392. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  6393. *
  6394. * (*) value not defined in all devices
  6395. * @retval None
  6396. */
  6397. __STATIC_INLINE void LL_C2_APB4_GRP1_EnableClock(uint32_t Periphs)
  6398. {
  6399. __IO uint32_t tmpreg;
  6400. SET_BIT(RCC_C2->APB4ENR, Periphs);
  6401. /* Delay after an RCC peripheral clock enabling */
  6402. tmpreg = READ_BIT(RCC_C2->APB4ENR, Periphs);
  6403. (void)tmpreg;
  6404. }
  6405. /**
  6406. * @brief Check if C2 APB4 peripheral clock is enabled or not
  6407. * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_IsEnabledClock\n
  6408. * APB4ENR LPUART1EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6409. * APB4ENR SPI6EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6410. * APB4ENR I2C4EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6411. * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6412. * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6413. * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6414. * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6415. * APB4ENR COMP12EN LL_C2_APB4_GRP1_IsEnabledClock\n
  6416. * APB4ENR VREFEN LL_C2_APB4_GRP1_IsEnabledClock\n
  6417. * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_IsEnabledClock\n
  6418. * APB4ENR SAI4EN LL_C2_APB4_GRP1_IsEnabledClock
  6419. * @param Periphs This parameter can be a combination of the following values:
  6420. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  6421. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  6422. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  6423. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  6424. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  6425. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  6426. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  6427. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  6428. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  6429. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  6430. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  6431. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  6432. *
  6433. * (*) value not defined in all devices
  6434. * @retval uint32_t
  6435. */
  6436. __STATIC_INLINE uint32_t LL_C2_APB4_GRP1_IsEnabledClock(uint32_t Periphs)
  6437. {
  6438. return ((READ_BIT(RCC_C2->APB4ENR, Periphs) == Periphs)?1U:0U);
  6439. }
  6440. /**
  6441. * @brief Disable C2 APB4 peripherals clock.
  6442. * @rmtoll APB4ENR SYSCFGEN LL_C2_APB4_GRP1_DisableClock\n
  6443. * APB4ENR LPUART1EN LL_C2_APB4_GRP1_DisableClock\n
  6444. * APB4ENR SPI6EN LL_C2_APB4_GRP1_DisableClock\n
  6445. * APB4ENR I2C4EN LL_C2_APB4_GRP1_DisableClock\n
  6446. * APB4ENR LPTIM2EN LL_C2_APB4_GRP1_DisableClock\n
  6447. * APB4ENR LPTIM3EN LL_C2_APB4_GRP1_DisableClock\n
  6448. * APB4ENR LPTIM4EN LL_C2_APB4_GRP1_DisableClock\n
  6449. * APB4ENR LPTIM5EN LL_C2_APB4_GRP1_DisableClock\n
  6450. * APB4ENR COMP12EN LL_C2_APB4_GRP1_DisableClock\n
  6451. * APB4ENR VREFEN LL_C2_APB4_GRP1_DisableClock\n
  6452. * APB4ENR RTCAPBEN LL_C2_APB4_GRP1_DisableClock\n
  6453. * APB4ENR SAI4EN LL_C2_APB4_GRP1_DisableClock
  6454. * @param Periphs This parameter can be a combination of the following values:
  6455. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  6456. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  6457. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  6458. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  6459. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  6460. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  6461. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  6462. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  6463. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  6464. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  6465. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  6466. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  6467. *
  6468. * (*) value not defined in all devices
  6469. * @retval None
  6470. */
  6471. __STATIC_INLINE void LL_C2_APB4_GRP1_DisableClock(uint32_t Periphs)
  6472. {
  6473. CLEAR_BIT(RCC_C2->APB4ENR, Periphs);
  6474. }
  6475. /**
  6476. * @brief Enable C2 APB4 peripherals clock during Low Power (Sleep) mode.
  6477. * @rmtoll APB4LPENR SYSCFGLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6478. * APB4LPENR LPUART1LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6479. * APB4LPENR SPI6LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6480. * APB4LPENR I2C4LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6481. * APB4LPENR LPTIM2LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6482. * APB4LPENR LPTIM3LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6483. * APB4LPENR LPTIM4LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6484. * APB4LPENR LPTIM5LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6485. * APB4LPENR COMP12LPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6486. * APB4LPENR VREFLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6487. * APB4LPENR RTCAPBLPEN LL_C2_APB4_GRP1_EnableClockSleep\n
  6488. * APB4LPENR SAI4LPEN LL_C2_APB4_GRP1_EnableClockSleep
  6489. * @param Periphs This parameter can be a combination of the following values:
  6490. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  6491. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  6492. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  6493. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  6494. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  6495. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  6496. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  6497. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  6498. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  6499. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  6500. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  6501. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  6502. *
  6503. * (*) value not defined in all devices
  6504. * @retval None
  6505. */
  6506. __STATIC_INLINE void LL_C2_APB4_GRP1_EnableClockSleep(uint32_t Periphs)
  6507. {
  6508. __IO uint32_t tmpreg;
  6509. SET_BIT(RCC_C2->APB4LPENR, Periphs);
  6510. /* Delay after an RCC peripheral clock enabling */
  6511. tmpreg = READ_BIT(RCC_C2->APB4LPENR, Periphs);
  6512. (void)tmpreg;
  6513. }
  6514. /**
  6515. * @brief Disable C2 APB4 peripherals clock during Low Power (Sleep) mode.
  6516. * @rmtoll APB4LPENR SYSCFGLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6517. * APB4LPENR LPUART1LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6518. * APB4LPENR SPI6LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6519. * APB4LPENR I2C4LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6520. * APB4LPENR LPTIM2LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6521. * APB4LPENR LPTIM3LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6522. * APB4LPENR LPTIM4LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6523. * APB4LPENR LPTIM5LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6524. * APB4LPENR COMP12LPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6525. * APB4LPENR VREFLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6526. * APB4LPENR RTCAPBLPEN LL_C2_APB4_GRP1_DisableClockSleep\n
  6527. * APB4LPENR SAI4LPEN LL_C2_APB4_GRP1_DisableClockSleep
  6528. * @param Periphs This parameter can be a combination of the following values:
  6529. * @arg @ref LL_APB4_GRP1_PERIPH_SYSCFG
  6530. * @arg @ref LL_APB4_GRP1_PERIPH_LPUART1
  6531. * @arg @ref LL_APB4_GRP1_PERIPH_SPI6
  6532. * @arg @ref LL_APB4_GRP1_PERIPH_I2C4
  6533. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM2
  6534. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM3
  6535. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM4 (*)
  6536. * @arg @ref LL_APB4_GRP1_PERIPH_LPTIM5 (*)
  6537. * @arg @ref LL_APB4_GRP1_PERIPH_COMP12
  6538. * @arg @ref LL_APB4_GRP1_PERIPH_VREF
  6539. * @arg @ref LL_APB4_GRP1_PERIPH_RTCAPB
  6540. * @arg @ref LL_APB4_GRP1_PERIPH_SAI4 (*)
  6541. *
  6542. * (*) value not defined in all devices
  6543. * @retval None
  6544. */
  6545. __STATIC_INLINE void LL_C2_APB4_GRP1_DisableClockSleep(uint32_t Periphs)
  6546. {
  6547. CLEAR_BIT(RCC_C2->APB4LPENR, Periphs);
  6548. }
  6549. /**
  6550. * @}
  6551. */
  6552. #endif /*DUAL_CORE*/
  6553. /**
  6554. * @}
  6555. */
  6556. /**
  6557. * @}
  6558. */
  6559. #endif /* defined(RCC) */
  6560. /**
  6561. * @}
  6562. */
  6563. #ifdef __cplusplus
  6564. }
  6565. #endif
  6566. #endif /* STM32H7xx_LL_BUS_H */